V. Maheshwari, S. Gupta, K. Khare, V. Yadav, R. Kar, D. Mandal, A. Bhattacharjee
{"title":"RLC片上互连的高效耦合噪声估计","authors":"V. Maheshwari, S. Gupta, K. Khare, V. Yadav, R. Kar, D. Mandal, A. Bhattacharjee","doi":"10.1109/SHUSER.2012.6268792","DOIUrl":null,"url":null,"abstract":"This paper presents an accurate, fast and simple closed form solution to estimate crosstalk noise between two adjacent wires in VLSI circuits, using RLC interconnect model. Noise analysis and avoidance techniques are critical steps in deep submicron VLSI technology. Currently noise analysis performed either through circuit or timing simulation. These techniques are still inefficient for analyzing massive amount of interconnect data found in present day integrated circuit. This paper presents an efficient technique for estimation of coupled noise in on-chip VLSI interconnects. This noise estimation metric is an upper bound for RLC circuit, being similar in spirit to Elmore delay in timing analysis. Such an efficient noise metric is required especially for noise and physical design based noise avoidance techniques.","PeriodicalId":426671,"journal":{"name":"2012 IEEE Symposium on Humanities, Science and Engineering Research","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-06-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Efficient coupled noise estimation for RLC on-chip interconnect\",\"authors\":\"V. Maheshwari, S. Gupta, K. Khare, V. Yadav, R. Kar, D. Mandal, A. Bhattacharjee\",\"doi\":\"10.1109/SHUSER.2012.6268792\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an accurate, fast and simple closed form solution to estimate crosstalk noise between two adjacent wires in VLSI circuits, using RLC interconnect model. Noise analysis and avoidance techniques are critical steps in deep submicron VLSI technology. Currently noise analysis performed either through circuit or timing simulation. These techniques are still inefficient for analyzing massive amount of interconnect data found in present day integrated circuit. This paper presents an efficient technique for estimation of coupled noise in on-chip VLSI interconnects. This noise estimation metric is an upper bound for RLC circuit, being similar in spirit to Elmore delay in timing analysis. Such an efficient noise metric is required especially for noise and physical design based noise avoidance techniques.\",\"PeriodicalId\":426671,\"journal\":{\"name\":\"2012 IEEE Symposium on Humanities, Science and Engineering Research\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-06-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE Symposium on Humanities, Science and Engineering Research\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SHUSER.2012.6268792\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Symposium on Humanities, Science and Engineering Research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SHUSER.2012.6268792","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Efficient coupled noise estimation for RLC on-chip interconnect
This paper presents an accurate, fast and simple closed form solution to estimate crosstalk noise between two adjacent wires in VLSI circuits, using RLC interconnect model. Noise analysis and avoidance techniques are critical steps in deep submicron VLSI technology. Currently noise analysis performed either through circuit or timing simulation. These techniques are still inefficient for analyzing massive amount of interconnect data found in present day integrated circuit. This paper presents an efficient technique for estimation of coupled noise in on-chip VLSI interconnects. This noise estimation metric is an upper bound for RLC circuit, being similar in spirit to Elmore delay in timing analysis. Such an efficient noise metric is required especially for noise and physical design based noise avoidance techniques.