RLC片上互连的高效耦合噪声估计

V. Maheshwari, S. Gupta, K. Khare, V. Yadav, R. Kar, D. Mandal, A. Bhattacharjee
{"title":"RLC片上互连的高效耦合噪声估计","authors":"V. Maheshwari, S. Gupta, K. Khare, V. Yadav, R. Kar, D. Mandal, A. Bhattacharjee","doi":"10.1109/SHUSER.2012.6268792","DOIUrl":null,"url":null,"abstract":"This paper presents an accurate, fast and simple closed form solution to estimate crosstalk noise between two adjacent wires in VLSI circuits, using RLC interconnect model. Noise analysis and avoidance techniques are critical steps in deep submicron VLSI technology. Currently noise analysis performed either through circuit or timing simulation. These techniques are still inefficient for analyzing massive amount of interconnect data found in present day integrated circuit. This paper presents an efficient technique for estimation of coupled noise in on-chip VLSI interconnects. This noise estimation metric is an upper bound for RLC circuit, being similar in spirit to Elmore delay in timing analysis. Such an efficient noise metric is required especially for noise and physical design based noise avoidance techniques.","PeriodicalId":426671,"journal":{"name":"2012 IEEE Symposium on Humanities, Science and Engineering Research","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-06-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Efficient coupled noise estimation for RLC on-chip interconnect\",\"authors\":\"V. Maheshwari, S. Gupta, K. Khare, V. Yadav, R. Kar, D. Mandal, A. Bhattacharjee\",\"doi\":\"10.1109/SHUSER.2012.6268792\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an accurate, fast and simple closed form solution to estimate crosstalk noise between two adjacent wires in VLSI circuits, using RLC interconnect model. Noise analysis and avoidance techniques are critical steps in deep submicron VLSI technology. Currently noise analysis performed either through circuit or timing simulation. These techniques are still inefficient for analyzing massive amount of interconnect data found in present day integrated circuit. This paper presents an efficient technique for estimation of coupled noise in on-chip VLSI interconnects. This noise estimation metric is an upper bound for RLC circuit, being similar in spirit to Elmore delay in timing analysis. Such an efficient noise metric is required especially for noise and physical design based noise avoidance techniques.\",\"PeriodicalId\":426671,\"journal\":{\"name\":\"2012 IEEE Symposium on Humanities, Science and Engineering Research\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-06-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE Symposium on Humanities, Science and Engineering Research\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SHUSER.2012.6268792\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Symposium on Humanities, Science and Engineering Research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SHUSER.2012.6268792","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文利用RLC互连模型,提出了一种精确、快速、简单的封闭形式估计VLSI电路中相邻导线间串扰噪声的方法。噪声分析和避免技术是深亚微米超大规模集成电路技术的关键步骤。目前,噪声分析要么通过电路进行,要么通过时序模拟进行。这些技术对于分析目前集成电路中发现的大量互连数据仍然效率低下。本文提出了一种估计片上VLSI互连中耦合噪声的有效方法。该噪声估计度量是RLC电路的上界,在时序分析中与Elmore延迟在精神上类似。这种有效的噪声度量对于基于噪声避免技术的噪声和物理设计尤为重要。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Efficient coupled noise estimation for RLC on-chip interconnect
This paper presents an accurate, fast and simple closed form solution to estimate crosstalk noise between two adjacent wires in VLSI circuits, using RLC interconnect model. Noise analysis and avoidance techniques are critical steps in deep submicron VLSI technology. Currently noise analysis performed either through circuit or timing simulation. These techniques are still inefficient for analyzing massive amount of interconnect data found in present day integrated circuit. This paper presents an efficient technique for estimation of coupled noise in on-chip VLSI interconnects. This noise estimation metric is an upper bound for RLC circuit, being similar in spirit to Elmore delay in timing analysis. Such an efficient noise metric is required especially for noise and physical design based noise avoidance techniques.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Islamic inheritance claim processes — Non-normality data traits and best estimator choice Treatment effectiveness of continuous passive motion machine during post-operative treatment of anterior cruciate ligament patients Harmonic elimination in switching table-based direct torque control of five-phase PMSM using matrix converter Digital stable IIR high pass filter optimization using PSO-CFIWA IPv6 attack scenarios testbed
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1