SoC垂直产量坡道的产量管理方法

K. Miyamoto, K. Inoue, I. Tamura, N. Kondo, H. Inoto, I. Ito, K. Kasahara, Y. Oshikiri
{"title":"SoC垂直产量坡道的产量管理方法","authors":"K. Miyamoto, K. Inoue, I. Tamura, N. Kondo, H. Inoto, I. Ito, K. Kasahara, Y. Oshikiri","doi":"10.1109/IEDM.2000.904448","DOIUrl":null,"url":null,"abstract":"This paper proposes a new yield management method for the SoC (System on a Chip) VYR (vertical yield ramp). In this method, test structures and analysis methods are adjusted to quantitatively analyze and optimize failure modes for improved yield. To verify the new methodology, two types of test chips were designed to monitor and distinguish the various failure modes affecting typical LSI product chips. It is concluded that the new methodology can diagnose and improve these several failure modes simultaneously to achieve the SoC VYR.","PeriodicalId":276800,"journal":{"name":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"Yield management methodology for SoC vertical yield ramp\",\"authors\":\"K. Miyamoto, K. Inoue, I. Tamura, N. Kondo, H. Inoto, I. Ito, K. Kasahara, Y. Oshikiri\",\"doi\":\"10.1109/IEDM.2000.904448\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a new yield management method for the SoC (System on a Chip) VYR (vertical yield ramp). In this method, test structures and analysis methods are adjusted to quantitatively analyze and optimize failure modes for improved yield. To verify the new methodology, two types of test chips were designed to monitor and distinguish the various failure modes affecting typical LSI product chips. It is concluded that the new methodology can diagnose and improve these several failure modes simultaneously to achieve the SoC VYR.\",\"PeriodicalId\":276800,\"journal\":{\"name\":\"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-12-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.2000.904448\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2000.904448","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

本文提出了一种新的片上系统(System on a Chip)垂直良率坡道(vertical yield ramp)良率管理方法。该方法通过调整试验结构和分析方法,定量分析和优化失效模式,提高良率。为了验证新方法,设计了两种类型的测试芯片来监测和区分影响典型LSI产品芯片的各种失效模式。结果表明,该方法可以同时诊断和改进这几种故障模式,从而实现SoC的VYR。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Yield management methodology for SoC vertical yield ramp
This paper proposes a new yield management method for the SoC (System on a Chip) VYR (vertical yield ramp). In this method, test structures and analysis methods are adjusted to quantitatively analyze and optimize failure modes for improved yield. To verify the new methodology, two types of test chips were designed to monitor and distinguish the various failure modes affecting typical LSI product chips. It is concluded that the new methodology can diagnose and improve these several failure modes simultaneously to achieve the SoC VYR.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Modelling of dishing for metal chemical mechanical polishing An orthogonal 6F/sup 2/ trench-sidewall vertical device cell for 4 Gb/16 Gb DRAM Highly reliable gate oxide under Fowler-Nordheim electron injection by deuterium pyrogenic oxidation and deuterated poly-Si deposition Liner-supported cylinder (LSC) technology to realize Ru/Ta/sub 2/O/sub 5//Ru capacitor for future DRAMs 30 nm physical gate length CMOS transistors with 1.0 ps n-MOS and 1.7 ps p-MOS gate delays
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1