Si表面平坦化制备MISFET用高k HfN多层栅介电体的研究

A. Ihara, J. Pyo, R. M. D. Mailig, H. Morita, S. Ohmi
{"title":"Si表面平坦化制备MISFET用高k HfN多层栅介电体的研究","authors":"A. Ihara, J. Pyo, R. M. D. Mailig, H. Morita, S. Ohmi","doi":"10.1109/ISSM51728.2020.9377536","DOIUrl":null,"url":null,"abstract":"In this paper, we have investigated MISFETs with HfNxmultilayer gate dielectrics fabricated with Si surface flattening process. The ID- VGcharacteristics of fabricated MISFETs with 2- and 4-layer gate dielectrics showed negligible hysteresis and excellent subthreshold swing (SS) of 71.6 and 72.5 mV/dec., respectively. This is attributed of Si surface flattening process. Furthermore, although the thickness of gate dielectrics was increased by increasing the number of dielectric layers, the extracted equivalent oxide thickness (EOT) showed similar value. Furthermore, the on/off current (Ion/Ioff) ratio was increased by one order of magnitude.","PeriodicalId":270309,"journal":{"name":"2020 International Symposium on Semiconductor Manufacturing (ISSM)","volume":"04 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Investigation of high-k HfN multilayer gate dielectrics for MISFET fabricated with Si surface flattening\",\"authors\":\"A. Ihara, J. Pyo, R. M. D. Mailig, H. Morita, S. Ohmi\",\"doi\":\"10.1109/ISSM51728.2020.9377536\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we have investigated MISFETs with HfNxmultilayer gate dielectrics fabricated with Si surface flattening process. The ID- VGcharacteristics of fabricated MISFETs with 2- and 4-layer gate dielectrics showed negligible hysteresis and excellent subthreshold swing (SS) of 71.6 and 72.5 mV/dec., respectively. This is attributed of Si surface flattening process. Furthermore, although the thickness of gate dielectrics was increased by increasing the number of dielectric layers, the extracted equivalent oxide thickness (EOT) showed similar value. Furthermore, the on/off current (Ion/Ioff) ratio was increased by one order of magnitude.\",\"PeriodicalId\":270309,\"journal\":{\"name\":\"2020 International Symposium on Semiconductor Manufacturing (ISSM)\",\"volume\":\"04 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-12-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International Symposium on Semiconductor Manufacturing (ISSM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSM51728.2020.9377536\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Symposium on Semiconductor Manufacturing (ISSM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSM51728.2020.9377536","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在本文中,我们研究了用硅表面平坦化工艺制作的hfnx多层栅极电介质的misfet。采用2层和4层栅极介质制备的misfet的ID- vg特性显示出可以忽略的滞后和良好的亚阈值摆幅(SS),分别为71.6和72.5 mV/dec。,分别。这是硅表面压扁过程的结果。此外,虽然随着介质层数的增加栅极介质的厚度增加,但提取的等效氧化物厚度(EOT)显示出相似的值。此外,开关电流(Ion/Ioff)比提高了一个数量级。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Investigation of high-k HfN multilayer gate dielectrics for MISFET fabricated with Si surface flattening
In this paper, we have investigated MISFETs with HfNxmultilayer gate dielectrics fabricated with Si surface flattening process. The ID- VGcharacteristics of fabricated MISFETs with 2- and 4-layer gate dielectrics showed negligible hysteresis and excellent subthreshold swing (SS) of 71.6 and 72.5 mV/dec., respectively. This is attributed of Si surface flattening process. Furthermore, although the thickness of gate dielectrics was increased by increasing the number of dielectric layers, the extracted equivalent oxide thickness (EOT) showed similar value. Furthermore, the on/off current (Ion/Ioff) ratio was increased by one order of magnitude.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Process Optimization of Trench Field Plate Power MOSFETs with Sequential Phosphorus-Doped Silicon Predicting and considering properties of general polymers using incomplete dataset Digital Transformation's Impact on Smart Manufacturing Etching characteristics of PECVD-prepared SiN films with CF4/D2 and CF4/H2 plasmas at different temperatures Using Quartz Crystal Microbalance to Provide Real-Time Process Monitoring
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1