时钟分离逻辑:用于高速数字设计的双轨锁存电路技术

T. Cheung, K. Asada
{"title":"时钟分离逻辑:用于高速数字设计的双轨锁存电路技术","authors":"T. Cheung, K. Asada","doi":"10.1109/TENCON.1995.496400","DOIUrl":null,"url":null,"abstract":"A novel configuration, Clock Separated Logic (CSL), for sequential logic circuits which gives complementary outputs for both single-phase clock and two-phase clock equalization logic configuration was developed. The methodology can be applied to static, dynamic latches, D-type flipflops, synchronous counters, and full adders and is appropriate for digital circuit and system designs. In the application of a two-phase 8-bit full adder, it gives improvement over traditional circuits using full swing latches. Analytical model and simulation results proved that a reduction of overall 30% of cycle time is possible in the 8-bit full adder.","PeriodicalId":425138,"journal":{"name":"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-11-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Clock separated logic: a double-rail latch circuit technique for high speed digital design\",\"authors\":\"T. Cheung, K. Asada\",\"doi\":\"10.1109/TENCON.1995.496400\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel configuration, Clock Separated Logic (CSL), for sequential logic circuits which gives complementary outputs for both single-phase clock and two-phase clock equalization logic configuration was developed. The methodology can be applied to static, dynamic latches, D-type flipflops, synchronous counters, and full adders and is appropriate for digital circuit and system designs. In the application of a two-phase 8-bit full adder, it gives improvement over traditional circuits using full swing latches. Analytical model and simulation results proved that a reduction of overall 30% of cycle time is possible in the 8-bit full adder.\",\"PeriodicalId\":425138,\"journal\":{\"name\":\"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings\",\"volume\":\"53 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-11-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TENCON.1995.496400\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.1995.496400","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种新颖的时序逻辑电路结构,即时钟分离逻辑(CSL),它可以为单相时钟和两相时钟均衡逻辑结构提供互补输出。该方法可应用于静态、动态锁存器、d型触发器、同步计数器和全加法器,适用于数字电路和系统设计。在两相8位全加法器的应用中,它比传统的全摆幅锁存器电路有了改进。分析模型和仿真结果证明,在8位全加法器中可以减少30%的周期时间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Clock separated logic: a double-rail latch circuit technique for high speed digital design
A novel configuration, Clock Separated Logic (CSL), for sequential logic circuits which gives complementary outputs for both single-phase clock and two-phase clock equalization logic configuration was developed. The methodology can be applied to static, dynamic latches, D-type flipflops, synchronous counters, and full adders and is appropriate for digital circuit and system designs. In the application of a two-phase 8-bit full adder, it gives improvement over traditional circuits using full swing latches. Analytical model and simulation results proved that a reduction of overall 30% of cycle time is possible in the 8-bit full adder.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Implementation of synthesized digital systems with VHDL Hierarchical timing estimation using a module timing overlapping technique Simulation and design of continuous-time MOSFET-C oscillator circuits Development of a novel micro FIA-ISFET integrated sensor Diffused quantum well solar cells
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1