应用120°C后烤技术改进厚植入抗蚀剂光刻工艺

S. I. Yet, E.C. Goh, F. Lim, A. E. Ling, B.C. Lee, Y.K. Ng, W. Sheu
{"title":"应用120°C后烤技术改进厚植入抗蚀剂光刻工艺","authors":"S. I. Yet, E.C. Goh, F. Lim, A. E. Ling, B.C. Lee, Y.K. Ng, W. Sheu","doi":"10.1109/SMELEC.2006.380760","DOIUrl":null,"url":null,"abstract":"Conventional I-line lithography process utilizes single post-apply bake temperature to unify and simplify the process. As design rule shrinks and mask field size increases, tighter specification is applied on non-critical implant layers, including thick implant resist with thickness typically 4.0 mum and above. Poor uniformity for CD & overlay was observed for thick implant resist layer. Systematic uncorrectable overlay residue was observed from the overlay map. Cross-section analysis shows asymmetric resist profile existed, causing inaccurate signal reading during measurement. Besides, huge amount of resist out-gassing found contaminate the CD-SEM gun tip and causing problem during implant process. In this paper, the problems of thick implant resist layer is analyzed and the process improvement on thick implant resist layer by using higher post-apply bake temperature is introduced. The resist profile changed was checked in detail and the resist removal after implant was verified. As a result, both CD & overlay uniformity was greatly improved. New process with higher post-apply bake condition was fully qualified with comparable wafer yield.","PeriodicalId":136703,"journal":{"name":"2006 IEEE International Conference on Semiconductor Electronics","volume":"116 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Photolithography Process Improvement for Thick Implant Resist Using 120°C Post-Apply Bake\",\"authors\":\"S. I. Yet, E.C. Goh, F. Lim, A. E. Ling, B.C. Lee, Y.K. Ng, W. Sheu\",\"doi\":\"10.1109/SMELEC.2006.380760\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Conventional I-line lithography process utilizes single post-apply bake temperature to unify and simplify the process. As design rule shrinks and mask field size increases, tighter specification is applied on non-critical implant layers, including thick implant resist with thickness typically 4.0 mum and above. Poor uniformity for CD & overlay was observed for thick implant resist layer. Systematic uncorrectable overlay residue was observed from the overlay map. Cross-section analysis shows asymmetric resist profile existed, causing inaccurate signal reading during measurement. Besides, huge amount of resist out-gassing found contaminate the CD-SEM gun tip and causing problem during implant process. In this paper, the problems of thick implant resist layer is analyzed and the process improvement on thick implant resist layer by using higher post-apply bake temperature is introduced. The resist profile changed was checked in detail and the resist removal after implant was verified. As a result, both CD & overlay uniformity was greatly improved. New process with higher post-apply bake condition was fully qualified with comparable wafer yield.\",\"PeriodicalId\":136703,\"journal\":{\"name\":\"2006 IEEE International Conference on Semiconductor Electronics\",\"volume\":\"116 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 IEEE International Conference on Semiconductor Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SMELEC.2006.380760\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International Conference on Semiconductor Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMELEC.2006.380760","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

传统的i线光刻工艺采用单一的后涂烘烤温度,以统一和简化工艺。随着设计规则的缩小和掩模场尺寸的增加,在非关键种植体层上应用更严格的规格,包括厚度通常为4.0 mm及以上的厚种植体抗蚀剂。对于较厚的种植抗蚀剂层,CD和覆盖均匀性较差。从覆盖图中观察到系统的不可校正覆盖残留。截面分析表明,电阻分布不对称,导致测量时信号读取不准确。此外,发现大量的抗蚀剂出气污染了CD-SEM枪尖,造成了植入过程中的问题。本文分析了厚种植抗蚀层存在的问题,介绍了采用较高的涂敷后烘烤温度对厚种植抗蚀层进行工艺改进的方法。详细检查了抗蚀剂变化情况,并验证了植入后的抗蚀剂去除情况。结果,CD和覆盖均匀性都得到了极大的改善。新工艺具有较高的涂后烘烤条件,完全合格,晶圆收率相当。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Photolithography Process Improvement for Thick Implant Resist Using 120°C Post-Apply Bake
Conventional I-line lithography process utilizes single post-apply bake temperature to unify and simplify the process. As design rule shrinks and mask field size increases, tighter specification is applied on non-critical implant layers, including thick implant resist with thickness typically 4.0 mum and above. Poor uniformity for CD & overlay was observed for thick implant resist layer. Systematic uncorrectable overlay residue was observed from the overlay map. Cross-section analysis shows asymmetric resist profile existed, causing inaccurate signal reading during measurement. Besides, huge amount of resist out-gassing found contaminate the CD-SEM gun tip and causing problem during implant process. In this paper, the problems of thick implant resist layer is analyzed and the process improvement on thick implant resist layer by using higher post-apply bake temperature is introduced. The resist profile changed was checked in detail and the resist removal after implant was verified. As a result, both CD & overlay uniformity was greatly improved. New process with higher post-apply bake condition was fully qualified with comparable wafer yield.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Synchrotron Radiation X-ray Diffraction and X-ray Photoelectron Spectroscopy Investigation on Si-based Structures for Sub-Micron Si-IC Applications Device Design Consideration for Nanoscale MOSFET Using Semiconductor TCAD Tools The Effect of Al and Pt/Ti Simultaneously Annealing on Electrical Characteristics of n-GaN Schottky Diode A Low-Cost CMOS Reconfigurable Receiver for WiMAX Applications Contact Hole Printing in Binary Mask by FLEX Technique
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1