{"title":"一种新的模拟电路复用设计方法,用于CMOS技术的迁移","authors":"Tao Yang, Mingkun Gao, Suntao Wu, Donghui Guo","doi":"10.1109/ICASID.2010.5551523","DOIUrl":null,"url":null,"abstract":"In this paper, a new method for analog design reuse during technology migration is proposed. Previous works ignore the variance of technology parameters. Accordingly, bases on gm/id methodology and ACM model, our methodology adopts an extra pre-extraction step for parameters deciding. This enables a practical description of MOS transistor working state and is therefore more precisely in deciding the design freedoms of two typical strategies. The methodology is validated and results are compared with a common-source amplifier from 0.6um to 0.35um technology.","PeriodicalId":391931,"journal":{"name":"2010 International Conference on Anti-Counterfeiting, Security and Identification","volume":"170 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-07-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"A new reuse method of analog circuit design for CMOS technology migration\",\"authors\":\"Tao Yang, Mingkun Gao, Suntao Wu, Donghui Guo\",\"doi\":\"10.1109/ICASID.2010.5551523\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a new method for analog design reuse during technology migration is proposed. Previous works ignore the variance of technology parameters. Accordingly, bases on gm/id methodology and ACM model, our methodology adopts an extra pre-extraction step for parameters deciding. This enables a practical description of MOS transistor working state and is therefore more precisely in deciding the design freedoms of two typical strategies. The methodology is validated and results are compared with a common-source amplifier from 0.6um to 0.35um technology.\",\"PeriodicalId\":391931,\"journal\":{\"name\":\"2010 International Conference on Anti-Counterfeiting, Security and Identification\",\"volume\":\"170 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-07-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 International Conference on Anti-Counterfeiting, Security and Identification\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICASID.2010.5551523\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Conference on Anti-Counterfeiting, Security and Identification","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASID.2010.5551523","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A new reuse method of analog circuit design for CMOS technology migration
In this paper, a new method for analog design reuse during technology migration is proposed. Previous works ignore the variance of technology parameters. Accordingly, bases on gm/id methodology and ACM model, our methodology adopts an extra pre-extraction step for parameters deciding. This enables a practical description of MOS transistor working state and is therefore more precisely in deciding the design freedoms of two typical strategies. The methodology is validated and results are compared with a common-source amplifier from 0.6um to 0.35um technology.