{"title":"基于FPGA的调制器π/4 -差分正交相移键控低功耗分析与设计实现","authors":"N. Sudira, Prapto Nugroho, S. Wibowo","doi":"10.1109/ICoSTA48221.2020.1570615215","DOIUrl":null,"url":null,"abstract":"Wireless communication systems require peripherals with low power consumption and ease in the process of receiving signals for efficiency purposes. The π/4-DQPSK modulation scheme has an effective demodulation concept because it does not require phase synchronization on the receiving system (non-coherent). This study aims to implement the π/4–DQPSK modulator in full-digital FPGA to increase power efficiency and noise resistance. The experimental hierarchy begins with the design of the modulator simulation on the Simulink Matlab then the next step is the implementation of the Altera Cyclone IV FPGA. Evaluation of the constellation symbol from simulation results and comparison of demodulation outcome with initial input pulses can represent that the π/4-DQPSK modulator architecture is optimal. The application of the π/4-DQPSK modulator on FPGA has produced binary output corresponding to the symbol constellation magnitude value and low BER (Bit Error Rate) performance in the signal-to-noise ratio range of -20dB to 10dB.","PeriodicalId":375166,"journal":{"name":"2020 International Conference on Smart Technology and Applications (ICoSTA)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Analysis and Design Implementation of Modulator π/4 – Differential Quadrature Phase Shift Keying Low Power Based on FPGA\",\"authors\":\"N. Sudira, Prapto Nugroho, S. Wibowo\",\"doi\":\"10.1109/ICoSTA48221.2020.1570615215\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Wireless communication systems require peripherals with low power consumption and ease in the process of receiving signals for efficiency purposes. The π/4-DQPSK modulation scheme has an effective demodulation concept because it does not require phase synchronization on the receiving system (non-coherent). This study aims to implement the π/4–DQPSK modulator in full-digital FPGA to increase power efficiency and noise resistance. The experimental hierarchy begins with the design of the modulator simulation on the Simulink Matlab then the next step is the implementation of the Altera Cyclone IV FPGA. Evaluation of the constellation symbol from simulation results and comparison of demodulation outcome with initial input pulses can represent that the π/4-DQPSK modulator architecture is optimal. The application of the π/4-DQPSK modulator on FPGA has produced binary output corresponding to the symbol constellation magnitude value and low BER (Bit Error Rate) performance in the signal-to-noise ratio range of -20dB to 10dB.\",\"PeriodicalId\":375166,\"journal\":{\"name\":\"2020 International Conference on Smart Technology and Applications (ICoSTA)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International Conference on Smart Technology and Applications (ICoSTA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICoSTA48221.2020.1570615215\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Conference on Smart Technology and Applications (ICoSTA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICoSTA48221.2020.1570615215","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
摘要
无线通信系统要求外设功耗低,接收信号过程容易,以提高效率。π/4-DQPSK调制方案具有有效的解调概念,因为它不需要在接收系统(非相干)上进行相位同步。本研究的目的是在全数字FPGA中实现π/ 4-DQPSK调制器,以提高功率效率和抗噪声能力。实验层次从在Simulink Matlab上设计调制器仿真开始,然后下一步是Altera Cyclone IV FPGA的实现。通过仿真结果对星座符号进行评价,并将解调结果与初始输入脉冲进行比较,表明π/4-DQPSK调制器结构是最优的。π/4-DQPSK调制器在FPGA上的应用,在-20dB ~ 10dB的信噪比范围内产生了与符号星座星等值对应的二进制输出和低误码率(BER)性能。
Analysis and Design Implementation of Modulator π/4 – Differential Quadrature Phase Shift Keying Low Power Based on FPGA
Wireless communication systems require peripherals with low power consumption and ease in the process of receiving signals for efficiency purposes. The π/4-DQPSK modulation scheme has an effective demodulation concept because it does not require phase synchronization on the receiving system (non-coherent). This study aims to implement the π/4–DQPSK modulator in full-digital FPGA to increase power efficiency and noise resistance. The experimental hierarchy begins with the design of the modulator simulation on the Simulink Matlab then the next step is the implementation of the Altera Cyclone IV FPGA. Evaluation of the constellation symbol from simulation results and comparison of demodulation outcome with initial input pulses can represent that the π/4-DQPSK modulator architecture is optimal. The application of the π/4-DQPSK modulator on FPGA has produced binary output corresponding to the symbol constellation magnitude value and low BER (Bit Error Rate) performance in the signal-to-noise ratio range of -20dB to 10dB.