{"title":"利用可逆逻辑和托佛利门设计乘法器","authors":"Prerana P. Autade, S. Turkane, A. Deshpande","doi":"10.1109/ESCI53509.2022.9758329","DOIUrl":null,"url":null,"abstract":"The power dissipation in the electronic products needs to be lowered to conserve the battery life and reliable operations. To reduce power dissipation in various levels such as algorithmic level, architectural level and circuit level, the researchers have been concentrating. To stay away from energy dispersal in a circuit, it is planned utilizing reversible processing. Reversible figuring is an interaction where the info data can be created back from its yield data. The early explores have been focused on the actual reversibility, the main kind of reversibility. Actual reversibility is an interaction which should result in no expansion in actual entropy. To accomplish this, an actual machine is required which burns-through zero energy while registering. To fulfil this imperative, the actual machine ought to be non-dissipative and ought to preserve the actual entropy. Consequently the early explores presumed that no actual gadgets can be reversible and theoretical rationale tasks ought to be reversible. Thus it specifies second sort of reversibility, sensible reversibility, in which the data entropy should be moderated. The design is synthesized using reversible gates which are optimized for minimum number of Toffoli gates. The proposed designs are compared with the other designs based on the number of Toffoli gates. Based on the comparison, it can be concluded that the design uses a maximum of 72%less Toffoli gates and a minimum of 1% less Toffoli gates than the designs available in the literature.","PeriodicalId":436539,"journal":{"name":"2022 International Conference on Emerging Smart Computing and Informatics (ESCI)","volume":"2015 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-03-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design of Multipliers using Reversible Logic and Toffoli Gates\",\"authors\":\"Prerana P. Autade, S. Turkane, A. Deshpande\",\"doi\":\"10.1109/ESCI53509.2022.9758329\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The power dissipation in the electronic products needs to be lowered to conserve the battery life and reliable operations. To reduce power dissipation in various levels such as algorithmic level, architectural level and circuit level, the researchers have been concentrating. To stay away from energy dispersal in a circuit, it is planned utilizing reversible processing. Reversible figuring is an interaction where the info data can be created back from its yield data. The early explores have been focused on the actual reversibility, the main kind of reversibility. Actual reversibility is an interaction which should result in no expansion in actual entropy. To accomplish this, an actual machine is required which burns-through zero energy while registering. To fulfil this imperative, the actual machine ought to be non-dissipative and ought to preserve the actual entropy. Consequently the early explores presumed that no actual gadgets can be reversible and theoretical rationale tasks ought to be reversible. Thus it specifies second sort of reversibility, sensible reversibility, in which the data entropy should be moderated. The design is synthesized using reversible gates which are optimized for minimum number of Toffoli gates. The proposed designs are compared with the other designs based on the number of Toffoli gates. Based on the comparison, it can be concluded that the design uses a maximum of 72%less Toffoli gates and a minimum of 1% less Toffoli gates than the designs available in the literature.\",\"PeriodicalId\":436539,\"journal\":{\"name\":\"2022 International Conference on Emerging Smart Computing and Informatics (ESCI)\",\"volume\":\"2015 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-03-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 International Conference on Emerging Smart Computing and Informatics (ESCI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESCI53509.2022.9758329\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Emerging Smart Computing and Informatics (ESCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESCI53509.2022.9758329","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Multipliers using Reversible Logic and Toffoli Gates
The power dissipation in the electronic products needs to be lowered to conserve the battery life and reliable operations. To reduce power dissipation in various levels such as algorithmic level, architectural level and circuit level, the researchers have been concentrating. To stay away from energy dispersal in a circuit, it is planned utilizing reversible processing. Reversible figuring is an interaction where the info data can be created back from its yield data. The early explores have been focused on the actual reversibility, the main kind of reversibility. Actual reversibility is an interaction which should result in no expansion in actual entropy. To accomplish this, an actual machine is required which burns-through zero energy while registering. To fulfil this imperative, the actual machine ought to be non-dissipative and ought to preserve the actual entropy. Consequently the early explores presumed that no actual gadgets can be reversible and theoretical rationale tasks ought to be reversible. Thus it specifies second sort of reversibility, sensible reversibility, in which the data entropy should be moderated. The design is synthesized using reversible gates which are optimized for minimum number of Toffoli gates. The proposed designs are compared with the other designs based on the number of Toffoli gates. Based on the comparison, it can be concluded that the design uses a maximum of 72%less Toffoli gates and a minimum of 1% less Toffoli gates than the designs available in the literature.