使用可合成的VHDL灵活库的ATM应用的ASIC快速原型

S. Claretto, E. Filippi, A. Montanaro, M. Paolini, M. Turolla
{"title":"使用可合成的VHDL灵活库的ATM应用的ASIC快速原型","authors":"S. Claretto, E. Filippi, A. Montanaro, M. Paolini, M. Turolla","doi":"10.1109/VIUF.1997.623935","DOIUrl":null,"url":null,"abstract":"Describes our design experience on fast prototyping with the development of an ASIC for ATM applications from the specification to the final implementation. The main goal of fast and safe prototyping is reached by using the CSELT Intellectual Properties Library of parametric macro-modules. This is a synthesizable library composed of a set of modules, written in RT-level VHDL and implementing functions commonly used in telecom applications. The developed circuit performs the following main functions: UTOPIA/PB interface conversion for both the physical and ATM sides, and ATM cell header processing. The circuit is intended to be used in an ATM switching system and has been designed using a 0.5 /spl mu/m CMOS sea-of-gates library (3.3 V). It has a complexity of 70 kgates and an operational frequency of 33 MHz. The maximum throughput is 155 Mbit/s. It has been developed in approximately three months.","PeriodicalId":212876,"journal":{"name":"Proceedings VHDL International Users' Forum. Fall Conference","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1997-10-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Fast prototyping of an ASIC for ATM application using a synthesizable VHDL flexible library\",\"authors\":\"S. Claretto, E. Filippi, A. Montanaro, M. Paolini, M. Turolla\",\"doi\":\"10.1109/VIUF.1997.623935\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Describes our design experience on fast prototyping with the development of an ASIC for ATM applications from the specification to the final implementation. The main goal of fast and safe prototyping is reached by using the CSELT Intellectual Properties Library of parametric macro-modules. This is a synthesizable library composed of a set of modules, written in RT-level VHDL and implementing functions commonly used in telecom applications. The developed circuit performs the following main functions: UTOPIA/PB interface conversion for both the physical and ATM sides, and ATM cell header processing. The circuit is intended to be used in an ATM switching system and has been designed using a 0.5 /spl mu/m CMOS sea-of-gates library (3.3 V). It has a complexity of 70 kgates and an operational frequency of 33 MHz. The maximum throughput is 155 Mbit/s. It has been developed in approximately three months.\",\"PeriodicalId\":212876,\"journal\":{\"name\":\"Proceedings VHDL International Users' Forum. Fall Conference\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-10-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings VHDL International Users' Forum. Fall Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VIUF.1997.623935\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings VHDL International Users' Forum. Fall Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VIUF.1997.623935","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

描述了我们在ATM应用的ASIC快速原型开发方面的设计经验,从规范到最终实现。通过使用CSELT的参数化宏模块知识产权库,实现了快速、安全的原型设计。这是一个由一组模块组成的可合成库,用rt级VHDL编写,实现了电信应用中常用的功能。所开发的电路实现了以下主要功能:物理端和ATM端的UTOPIA/PB接口转换,以及ATM单元报头处理。该电路旨在用于ATM交换系统,采用0.5 /spl mu/m CMOS海门库(3.3 V)设计,复杂度为70 kgates,工作频率为33 MHz。最大吞吐量为155 Mbit/s。它是在大约三个月的时间里开发出来的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Fast prototyping of an ASIC for ATM application using a synthesizable VHDL flexible library
Describes our design experience on fast prototyping with the development of an ASIC for ATM applications from the specification to the final implementation. The main goal of fast and safe prototyping is reached by using the CSELT Intellectual Properties Library of parametric macro-modules. This is a synthesizable library composed of a set of modules, written in RT-level VHDL and implementing functions commonly used in telecom applications. The developed circuit performs the following main functions: UTOPIA/PB interface conversion for both the physical and ATM sides, and ATM cell header processing. The circuit is intended to be used in an ATM switching system and has been designed using a 0.5 /spl mu/m CMOS sea-of-gates library (3.3 V). It has a complexity of 70 kgates and an operational frequency of 33 MHz. The maximum throughput is 155 Mbit/s. It has been developed in approximately three months.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
SCUBA: an HDL data-path/memory module generator for FPGAs Implementing a complete test tool set in VHDL Semantics based co-specifications to design DSP systems Component modeling for reliability analysis by simulation A hybrid event-simulation/cycle-simulation environment for VHDL-based designs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1