芯片EOS在板级应用中的问题分析

Hu Wenke, Guo Fujun
{"title":"芯片EOS在板级应用中的问题分析","authors":"Hu Wenke, Guo Fujun","doi":"10.1109/IRPS.2013.6532081","DOIUrl":null,"url":null,"abstract":"Based on the analysis of field customer failure feedback data over years, it is found almost 50% of the chip failure in board-level is EOS (electrical over stress) issue. Hence it is very common chip failure mode. From board-level point of view, EOS can destroy a semiconductor chip in many ways, resulting in observable and different failure attributes. Thus it is really challenging to identify and find the root cause when it happens at board-level. Also, EOS burns up the chip, and can be caused by several additional factors at board level. It makes EOS event become more complex for investigation and analysis. In this paper, from several case studies, we can classify EOS issues are due to “chip undetectable weakness”, “board-level application” or “board environment” and summarized few conclusions for chip EOS issue.","PeriodicalId":138206,"journal":{"name":"2013 IEEE International Reliability Physics Symposium (IRPS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-04-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Chip EOS issue analysis in board-level application\",\"authors\":\"Hu Wenke, Guo Fujun\",\"doi\":\"10.1109/IRPS.2013.6532081\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Based on the analysis of field customer failure feedback data over years, it is found almost 50% of the chip failure in board-level is EOS (electrical over stress) issue. Hence it is very common chip failure mode. From board-level point of view, EOS can destroy a semiconductor chip in many ways, resulting in observable and different failure attributes. Thus it is really challenging to identify and find the root cause when it happens at board-level. Also, EOS burns up the chip, and can be caused by several additional factors at board level. It makes EOS event become more complex for investigation and analysis. In this paper, from several case studies, we can classify EOS issues are due to “chip undetectable weakness”, “board-level application” or “board environment” and summarized few conclusions for chip EOS issue.\",\"PeriodicalId\":138206,\"journal\":{\"name\":\"2013 IEEE International Reliability Physics Symposium (IRPS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-04-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Reliability Physics Symposium (IRPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS.2013.6532081\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.2013.6532081","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

根据对多年来现场客户故障反馈数据的分析,发现几乎50%的板级芯片故障是EOS(电气过度应力)问题。因此它是非常常见的芯片故障模式。从板级的角度来看,EOS可以通过多种方式破坏半导体芯片,导致可观察到的不同故障属性。因此,当它发生在董事会层面时,识别和找到根本原因确实具有挑战性。此外,EOS会烧毁芯片,并且可能由董事会层面的几个其他因素引起。这使得EOS事件的调查和分析变得更加复杂。本文通过几个案例研究,将EOS问题分为“芯片无法检测的弱点”、“板级应用”或“板级环境”,并对芯片EOS问题总结出一些结论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Chip EOS issue analysis in board-level application
Based on the analysis of field customer failure feedback data over years, it is found almost 50% of the chip failure in board-level is EOS (electrical over stress) issue. Hence it is very common chip failure mode. From board-level point of view, EOS can destroy a semiconductor chip in many ways, resulting in observable and different failure attributes. Thus it is really challenging to identify and find the root cause when it happens at board-level. Also, EOS burns up the chip, and can be caused by several additional factors at board level. It makes EOS event become more complex for investigation and analysis. In this paper, from several case studies, we can classify EOS issues are due to “chip undetectable weakness”, “board-level application” or “board environment” and summarized few conclusions for chip EOS issue.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Resistor-less power-rail ESD clamp circuit with ultra-low leakage current in 65nm CMOS process An age-aware library for reliability simulation of digital ICs Intrinsic study of current crowding and current density gradient effects on electromigration in BEOL copper interconnects Foundations for oxide breakdown compact modeling towards circuit-level simulations Making reliable memories in an unreliable world (invited)
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1