S. Devarakond, J. McCoy, A. Nahar, J. Carulli, S. Bhattacharya, A. Chatterjee
{"title":"从模拟器件的晶圆测试数据预测模级工艺变化:可行性研究","authors":"S. Devarakond, J. McCoy, A. Nahar, J. Carulli, S. Bhattacharya, A. Chatterjee","doi":"10.1109/LATW.2013.6562658","DOIUrl":null,"url":null,"abstract":"A methodology to predict the process e-test parameters corresponding to each die (even in regions of the die where e-test structures are not available) from die test measurements for analog/RF systems is developed. The methodology provides diagnosis of process variations with higher spatial resolution in volume manufacturing over other techniques due to the availability of manufacturing test data at every die site on the wafer as opposed to measurements of e-test parameters at only specific wafer locations. Manufacturing test data for each die is mapped to spatially interpolated e-test data using regression analysis tools. The resulting mapping function can be used to predict the implicit e-test parameter values for each die from its manufacturing test measurements. In addition, the proposed methodology provides guidance regarding which e-test parameters need to be controlled more accurately in comparison to other parameters for high device yield (i.e. the critical e-test parameters). Data collected from 4 different lots and 108 wafers for an analog device currently in production was used to demonstrate the proposed concept and feasibility of the proposed methodology for identifying the critical e-test parameters is presented.","PeriodicalId":186736,"journal":{"name":"2013 14th Latin American Test Workshop - LATW","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-04-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Predicting die-level process variations from wafer test data for analog devices: A feasibility study\",\"authors\":\"S. Devarakond, J. McCoy, A. Nahar, J. Carulli, S. Bhattacharya, A. Chatterjee\",\"doi\":\"10.1109/LATW.2013.6562658\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A methodology to predict the process e-test parameters corresponding to each die (even in regions of the die where e-test structures are not available) from die test measurements for analog/RF systems is developed. The methodology provides diagnosis of process variations with higher spatial resolution in volume manufacturing over other techniques due to the availability of manufacturing test data at every die site on the wafer as opposed to measurements of e-test parameters at only specific wafer locations. Manufacturing test data for each die is mapped to spatially interpolated e-test data using regression analysis tools. The resulting mapping function can be used to predict the implicit e-test parameter values for each die from its manufacturing test measurements. In addition, the proposed methodology provides guidance regarding which e-test parameters need to be controlled more accurately in comparison to other parameters for high device yield (i.e. the critical e-test parameters). Data collected from 4 different lots and 108 wafers for an analog device currently in production was used to demonstrate the proposed concept and feasibility of the proposed methodology for identifying the critical e-test parameters is presented.\",\"PeriodicalId\":186736,\"journal\":{\"name\":\"2013 14th Latin American Test Workshop - LATW\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-04-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 14th Latin American Test Workshop - LATW\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LATW.2013.6562658\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 14th Latin American Test Workshop - LATW","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LATW.2013.6562658","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Predicting die-level process variations from wafer test data for analog devices: A feasibility study
A methodology to predict the process e-test parameters corresponding to each die (even in regions of the die where e-test structures are not available) from die test measurements for analog/RF systems is developed. The methodology provides diagnosis of process variations with higher spatial resolution in volume manufacturing over other techniques due to the availability of manufacturing test data at every die site on the wafer as opposed to measurements of e-test parameters at only specific wafer locations. Manufacturing test data for each die is mapped to spatially interpolated e-test data using regression analysis tools. The resulting mapping function can be used to predict the implicit e-test parameter values for each die from its manufacturing test measurements. In addition, the proposed methodology provides guidance regarding which e-test parameters need to be controlled more accurately in comparison to other parameters for high device yield (i.e. the critical e-test parameters). Data collected from 4 different lots and 108 wafers for an analog device currently in production was used to demonstrate the proposed concept and feasibility of the proposed methodology for identifying the critical e-test parameters is presented.