{"title":"倒装芯片后端设计参数,减少碰撞电迁移","authors":"S. Karajgikar, V. Nagaraj, D. Agonafer, S. Pekin","doi":"10.1109/ECTC.2008.4549994","DOIUrl":null,"url":null,"abstract":"The advancement in flip chip technology has enabled us to meet the requirement of smaller die size along with the increased functionality. Due to this development in flip chip packaging technology along with higher current carrying requirement of solder bumps, electromigration has now become a reliability concern. In this paper, a commercially available finite element tool is adopted in order to study the distribution of current density in eutectic solder bump for variety of back end design parameters. Parameters such as passivation opening (PO) diameter, trace width, under bump metallurgy (UBM) thickness and UBM diameter were studied in detail. The results were evaluated for input currents of 0.1 A and 0.5 A. Based on the results, a guideline for solder bump configuration is proposed. In the metallization, the most important design attribute found is the Al trace width. In the solder bump, the most important parameters found are Al trace width and UBM thickness. In the metallization of the structures used in our study, current density varied from 5times10<sup>5</sup> A/cm<sup>2</sup> to 7times10<sup>5</sup> A/cm<sup>2</sup> and from 2.5times10<sup>6</sup> A/cm<sup>2</sup> to 3.5times10<sup>6</sup> A/cm<sup>2</sup> at 0.1 and 0.5 A per bump, respectively. In the solder of the structures used in our study, current density varied from 2.8times10<sup>3</sup> A/cm<sup>2</sup> to 4.2times10<sup>4</sup> A/cm<sup>2</sup> and from 1.4times10<sup>4</sup> and 2.1times10<sup>5</sup> A/cm<sup>2</sup> at 0.1 and 0.5 A per bump, respectively.","PeriodicalId":378788,"journal":{"name":"2008 58th Electronic Components and Technology Conference","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Flip chip back end design parameters to reduce bump electromigration\",\"authors\":\"S. Karajgikar, V. Nagaraj, D. Agonafer, S. Pekin\",\"doi\":\"10.1109/ECTC.2008.4549994\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The advancement in flip chip technology has enabled us to meet the requirement of smaller die size along with the increased functionality. Due to this development in flip chip packaging technology along with higher current carrying requirement of solder bumps, electromigration has now become a reliability concern. In this paper, a commercially available finite element tool is adopted in order to study the distribution of current density in eutectic solder bump for variety of back end design parameters. Parameters such as passivation opening (PO) diameter, trace width, under bump metallurgy (UBM) thickness and UBM diameter were studied in detail. The results were evaluated for input currents of 0.1 A and 0.5 A. Based on the results, a guideline for solder bump configuration is proposed. In the metallization, the most important design attribute found is the Al trace width. In the solder bump, the most important parameters found are Al trace width and UBM thickness. In the metallization of the structures used in our study, current density varied from 5times10<sup>5</sup> A/cm<sup>2</sup> to 7times10<sup>5</sup> A/cm<sup>2</sup> and from 2.5times10<sup>6</sup> A/cm<sup>2</sup> to 3.5times10<sup>6</sup> A/cm<sup>2</sup> at 0.1 and 0.5 A per bump, respectively. In the solder of the structures used in our study, current density varied from 2.8times10<sup>3</sup> A/cm<sup>2</sup> to 4.2times10<sup>4</sup> A/cm<sup>2</sup> and from 1.4times10<sup>4</sup> and 2.1times10<sup>5</sup> A/cm<sup>2</sup> at 0.1 and 0.5 A per bump, respectively.\",\"PeriodicalId\":378788,\"journal\":{\"name\":\"2008 58th Electronic Components and Technology Conference\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-05-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 58th Electronic Components and Technology Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2008.4549994\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 58th Electronic Components and Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2008.4549994","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Flip chip back end design parameters to reduce bump electromigration
The advancement in flip chip technology has enabled us to meet the requirement of smaller die size along with the increased functionality. Due to this development in flip chip packaging technology along with higher current carrying requirement of solder bumps, electromigration has now become a reliability concern. In this paper, a commercially available finite element tool is adopted in order to study the distribution of current density in eutectic solder bump for variety of back end design parameters. Parameters such as passivation opening (PO) diameter, trace width, under bump metallurgy (UBM) thickness and UBM diameter were studied in detail. The results were evaluated for input currents of 0.1 A and 0.5 A. Based on the results, a guideline for solder bump configuration is proposed. In the metallization, the most important design attribute found is the Al trace width. In the solder bump, the most important parameters found are Al trace width and UBM thickness. In the metallization of the structures used in our study, current density varied from 5times105 A/cm2 to 7times105 A/cm2 and from 2.5times106 A/cm2 to 3.5times106 A/cm2 at 0.1 and 0.5 A per bump, respectively. In the solder of the structures used in our study, current density varied from 2.8times103 A/cm2 to 4.2times104 A/cm2 and from 1.4times104 and 2.1times105 A/cm2 at 0.1 and 0.5 A per bump, respectively.