倒装芯片后端设计参数,减少碰撞电迁移

S. Karajgikar, V. Nagaraj, D. Agonafer, S. Pekin
{"title":"倒装芯片后端设计参数,减少碰撞电迁移","authors":"S. Karajgikar, V. Nagaraj, D. Agonafer, S. Pekin","doi":"10.1109/ECTC.2008.4549994","DOIUrl":null,"url":null,"abstract":"The advancement in flip chip technology has enabled us to meet the requirement of smaller die size along with the increased functionality. Due to this development in flip chip packaging technology along with higher current carrying requirement of solder bumps, electromigration has now become a reliability concern. In this paper, a commercially available finite element tool is adopted in order to study the distribution of current density in eutectic solder bump for variety of back end design parameters. Parameters such as passivation opening (PO) diameter, trace width, under bump metallurgy (UBM) thickness and UBM diameter were studied in detail. The results were evaluated for input currents of 0.1 A and 0.5 A. Based on the results, a guideline for solder bump configuration is proposed. In the metallization, the most important design attribute found is the Al trace width. In the solder bump, the most important parameters found are Al trace width and UBM thickness. In the metallization of the structures used in our study, current density varied from 5times10<sup>5</sup> A/cm<sup>2</sup> to 7times10<sup>5</sup> A/cm<sup>2</sup> and from 2.5times10<sup>6</sup> A/cm<sup>2</sup> to 3.5times10<sup>6</sup> A/cm<sup>2</sup> at 0.1 and 0.5 A per bump, respectively. In the solder of the structures used in our study, current density varied from 2.8times10<sup>3</sup> A/cm<sup>2</sup> to 4.2times10<sup>4</sup> A/cm<sup>2</sup> and from 1.4times10<sup>4</sup> and 2.1times10<sup>5</sup> A/cm<sup>2</sup> at 0.1 and 0.5 A per bump, respectively.","PeriodicalId":378788,"journal":{"name":"2008 58th Electronic Components and Technology Conference","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Flip chip back end design parameters to reduce bump electromigration\",\"authors\":\"S. Karajgikar, V. Nagaraj, D. Agonafer, S. Pekin\",\"doi\":\"10.1109/ECTC.2008.4549994\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The advancement in flip chip technology has enabled us to meet the requirement of smaller die size along with the increased functionality. Due to this development in flip chip packaging technology along with higher current carrying requirement of solder bumps, electromigration has now become a reliability concern. In this paper, a commercially available finite element tool is adopted in order to study the distribution of current density in eutectic solder bump for variety of back end design parameters. Parameters such as passivation opening (PO) diameter, trace width, under bump metallurgy (UBM) thickness and UBM diameter were studied in detail. The results were evaluated for input currents of 0.1 A and 0.5 A. Based on the results, a guideline for solder bump configuration is proposed. In the metallization, the most important design attribute found is the Al trace width. In the solder bump, the most important parameters found are Al trace width and UBM thickness. In the metallization of the structures used in our study, current density varied from 5times10<sup>5</sup> A/cm<sup>2</sup> to 7times10<sup>5</sup> A/cm<sup>2</sup> and from 2.5times10<sup>6</sup> A/cm<sup>2</sup> to 3.5times10<sup>6</sup> A/cm<sup>2</sup> at 0.1 and 0.5 A per bump, respectively. In the solder of the structures used in our study, current density varied from 2.8times10<sup>3</sup> A/cm<sup>2</sup> to 4.2times10<sup>4</sup> A/cm<sup>2</sup> and from 1.4times10<sup>4</sup> and 2.1times10<sup>5</sup> A/cm<sup>2</sup> at 0.1 and 0.5 A per bump, respectively.\",\"PeriodicalId\":378788,\"journal\":{\"name\":\"2008 58th Electronic Components and Technology Conference\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-05-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 58th Electronic Components and Technology Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2008.4549994\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 58th Electronic Components and Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2008.4549994","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

倒装芯片技术的进步使我们能够满足更小的芯片尺寸以及增加的功能的要求。由于倒装芯片封装技术的发展以及对焊料凸点的更高载流要求,电迁移现在已经成为一个可靠性问题。本文采用市售的有限元工具,研究不同后端设计参数下共晶凸点电流密度的分布。对钝化孔(PO)直径、痕迹宽度、凹凸冶金(UBM)厚度和UBM直径等参数进行了详细研究。结果在0.1 A和0.5 A的输入电流下进行了评估。在此基础上,提出了凸点结构的指导原则。在金属化过程中,最重要的设计属性是铝径宽度。在钎料凸点中,发现最重要的参数是Al迹宽度和UBM厚度。在我们研究中使用的金属化结构中,电流密度分别在0.1和0.5 A时从5倍105 A/cm2变化到7倍105 A/cm2,从2.5倍106 A/cm2变化到3.5倍106 A/cm2。在我们研究中使用的结构焊料中,电流密度分别从2.8倍103 A/cm2变化到4.2倍104 A/cm2,从1.4倍104和2.1倍105 A/cm2变化到0.1和0.5 A/cm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Flip chip back end design parameters to reduce bump electromigration
The advancement in flip chip technology has enabled us to meet the requirement of smaller die size along with the increased functionality. Due to this development in flip chip packaging technology along with higher current carrying requirement of solder bumps, electromigration has now become a reliability concern. In this paper, a commercially available finite element tool is adopted in order to study the distribution of current density in eutectic solder bump for variety of back end design parameters. Parameters such as passivation opening (PO) diameter, trace width, under bump metallurgy (UBM) thickness and UBM diameter were studied in detail. The results were evaluated for input currents of 0.1 A and 0.5 A. Based on the results, a guideline for solder bump configuration is proposed. In the metallization, the most important design attribute found is the Al trace width. In the solder bump, the most important parameters found are Al trace width and UBM thickness. In the metallization of the structures used in our study, current density varied from 5times105 A/cm2 to 7times105 A/cm2 and from 2.5times106 A/cm2 to 3.5times106 A/cm2 at 0.1 and 0.5 A per bump, respectively. In the solder of the structures used in our study, current density varied from 2.8times103 A/cm2 to 4.2times104 A/cm2 and from 1.4times104 and 2.1times105 A/cm2 at 0.1 and 0.5 A per bump, respectively.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Effects of warpage on fatigue reliability of solder bumps: Experimental and analytical studies Novel nonconductive adhesives/films with carbon nanotubes for high performance interconnects Methodology for modeling substrate warpage using copper trace pattern implementation Robust design of third level packaging in portable electronics: Solder joint reliability under dynamic mechanical loading Synthesizing SPICE-compatible models of power delivery networks with resonance effect by time-domain waveforms
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1