{"title":"低压差稳压器低功率过流保护电路的新设计方法","authors":"S. Heng, Weichun Tung, C. Pham","doi":"10.1109/VDAT.2009.5158092","DOIUrl":null,"url":null,"abstract":"In this paper, a low power current protection circuit implemented in LDOs is presented. The proposed circuit, designed in 0.35µm CMOS process, provides a precise limiting current as well as holding current with low dependency on both supply voltage and regulator output voltage. The experimental results showed the proposed circuit is operable in the regulator output voltage range V OUT = 1.2V to V OUT = 3.6V and supply voltage range V DD = V OUT + 0.5V to V DD = 5.6V . Since the proposed circuit is composed of few simple basic circuits such as comparator, Schmitt Trigger, it has a low current consumption which is less than ISS = 0.82µA at load current ILOAD = 200mA. This makes the circuit suitable for low power and low voltage LDO design.","PeriodicalId":246670,"journal":{"name":"2009 International Symposium on VLSI Design, Automation and Test","volume":"159 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-04-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"New design method of low power over current protection circuit for low dropout regulator\",\"authors\":\"S. Heng, Weichun Tung, C. Pham\",\"doi\":\"10.1109/VDAT.2009.5158092\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a low power current protection circuit implemented in LDOs is presented. The proposed circuit, designed in 0.35µm CMOS process, provides a precise limiting current as well as holding current with low dependency on both supply voltage and regulator output voltage. The experimental results showed the proposed circuit is operable in the regulator output voltage range V OUT = 1.2V to V OUT = 3.6V and supply voltage range V DD = V OUT + 0.5V to V DD = 5.6V . Since the proposed circuit is composed of few simple basic circuits such as comparator, Schmitt Trigger, it has a low current consumption which is less than ISS = 0.82µA at load current ILOAD = 200mA. This makes the circuit suitable for low power and low voltage LDO design.\",\"PeriodicalId\":246670,\"journal\":{\"name\":\"2009 International Symposium on VLSI Design, Automation and Test\",\"volume\":\"159 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-04-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 International Symposium on VLSI Design, Automation and Test\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VDAT.2009.5158092\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Symposium on VLSI Design, Automation and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VDAT.2009.5158092","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11
摘要
本文提出了一种低功耗电流保护电路。该电路采用0.35µm CMOS工艺设计,可提供精确的限制电流以及对电源电压和稳压器输出电压依赖性较低的保持电流。实验结果表明,该电路可在稳压器输出电压V OUT = 1.2V ~ V OUT = 3.6V和电源电压V DD = V OUT + 0.5V ~ V DD = 5.6V范围内工作。由于所提出的电路由比较器、施密特触发器等几个简单的基本电路组成,因此在负载电流ILOAD = 200mA时,其电流消耗低于ISS = 0.82µa。这使得该电路适用于低功耗、低电压的LDO设计。
New design method of low power over current protection circuit for low dropout regulator
In this paper, a low power current protection circuit implemented in LDOs is presented. The proposed circuit, designed in 0.35µm CMOS process, provides a precise limiting current as well as holding current with low dependency on both supply voltage and regulator output voltage. The experimental results showed the proposed circuit is operable in the regulator output voltage range V OUT = 1.2V to V OUT = 3.6V and supply voltage range V DD = V OUT + 0.5V to V DD = 5.6V . Since the proposed circuit is composed of few simple basic circuits such as comparator, Schmitt Trigger, it has a low current consumption which is less than ISS = 0.82µA at load current ILOAD = 200mA. This makes the circuit suitable for low power and low voltage LDO design.