{"title":"电流调节并网变流器的高带宽无传感器同步策略","authors":"A. Nazib, D. G. Holmes, B. Mcgrath","doi":"10.1109/AUPEC.2017.8282432","DOIUrl":null,"url":null,"abstract":"Distributed generation (DG) sources are commonly interfaced to the grid using a current regulated converter, which must be synchronized to the grid. Typically this is achieved using a phase locked loop (PLL), which must reject any harmonic distortion in the grid voltage. Conventionally this necessitates a PLL design with a low bandwidth, which then degrades the PLL's dynamic capability. In this paper an indirect or sensorless synchronization strategy is presented whereby the PLL is fed instead from the output of a stationary frame Proportional Resonant (PR) current regulator. It is shown that this structure allows for an arbitrary increase in the PLL bandwidth, with the harmonic disturbance rejection properties of the strategy further enhanced by using multiple harmonic resonators in the PR current regulator. Simulation results are presented to validate the theoretical development.","PeriodicalId":155608,"journal":{"name":"2017 Australasian Universities Power Engineering Conference (AUPEC)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"High bandwidth sensorless synchronisation strategies for current regulated grid connected converters\",\"authors\":\"A. Nazib, D. G. Holmes, B. Mcgrath\",\"doi\":\"10.1109/AUPEC.2017.8282432\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Distributed generation (DG) sources are commonly interfaced to the grid using a current regulated converter, which must be synchronized to the grid. Typically this is achieved using a phase locked loop (PLL), which must reject any harmonic distortion in the grid voltage. Conventionally this necessitates a PLL design with a low bandwidth, which then degrades the PLL's dynamic capability. In this paper an indirect or sensorless synchronization strategy is presented whereby the PLL is fed instead from the output of a stationary frame Proportional Resonant (PR) current regulator. It is shown that this structure allows for an arbitrary increase in the PLL bandwidth, with the harmonic disturbance rejection properties of the strategy further enhanced by using multiple harmonic resonators in the PR current regulator. Simulation results are presented to validate the theoretical development.\",\"PeriodicalId\":155608,\"journal\":{\"name\":\"2017 Australasian Universities Power Engineering Conference (AUPEC)\",\"volume\":\"40 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 Australasian Universities Power Engineering Conference (AUPEC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/AUPEC.2017.8282432\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Australasian Universities Power Engineering Conference (AUPEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AUPEC.2017.8282432","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
High bandwidth sensorless synchronisation strategies for current regulated grid connected converters
Distributed generation (DG) sources are commonly interfaced to the grid using a current regulated converter, which must be synchronized to the grid. Typically this is achieved using a phase locked loop (PLL), which must reject any harmonic distortion in the grid voltage. Conventionally this necessitates a PLL design with a low bandwidth, which then degrades the PLL's dynamic capability. In this paper an indirect or sensorless synchronization strategy is presented whereby the PLL is fed instead from the output of a stationary frame Proportional Resonant (PR) current regulator. It is shown that this structure allows for an arbitrary increase in the PLL bandwidth, with the harmonic disturbance rejection properties of the strategy further enhanced by using multiple harmonic resonators in the PR current regulator. Simulation results are presented to validate the theoretical development.