Abdullah Hasan, K. Abugharbieh, Muntaser Al-Mousely, Waseem Al-Akel
{"title":"具有有源负载电感的低功耗25GS/Sec采样保持电路","authors":"Abdullah Hasan, K. Abugharbieh, Muntaser Al-Mousely, Waseem Al-Akel","doi":"10.1109/CCECE47787.2020.9255728","DOIUrl":null,"url":null,"abstract":"This work presents a novel design of a sample and hold circuit which operates at 25GS/s. The circuit consists of three main stages. The first stage is the input buffer which provides a high frequency boost using an active-load inductor instead of the commonly used passive inductor. The second stage is the switch stage which is responsible for sampling the input signal with high linearity. Finally, the output buffer is used to recover the high frequency component of the signal. The circuit is designed in 28nm CMOS technology used in digital circuits and uses a 1V supply. It is simulated using a 3GHz input signal that has a differential peak to peak voltage amplitude of 0.4V and a 25GHz sampling clock signal. The proposed circuit consumes a total power of 2.47mW and occupies an area of 0.005mm2. The achieved Effective Number Of Bits (ENOB) is 5 bits and the Total Harmonic Distortion, THD, is −40dB. The sampled signal has a droop rate of 0.35mV/psec.","PeriodicalId":296506,"journal":{"name":"2020 IEEE Canadian Conference on Electrical and Computer Engineering (CCECE)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-08-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Low-Power 25GS/Sec Sample and Hold Circuit with Active-Load Inductors\",\"authors\":\"Abdullah Hasan, K. Abugharbieh, Muntaser Al-Mousely, Waseem Al-Akel\",\"doi\":\"10.1109/CCECE47787.2020.9255728\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work presents a novel design of a sample and hold circuit which operates at 25GS/s. The circuit consists of three main stages. The first stage is the input buffer which provides a high frequency boost using an active-load inductor instead of the commonly used passive inductor. The second stage is the switch stage which is responsible for sampling the input signal with high linearity. Finally, the output buffer is used to recover the high frequency component of the signal. The circuit is designed in 28nm CMOS technology used in digital circuits and uses a 1V supply. It is simulated using a 3GHz input signal that has a differential peak to peak voltage amplitude of 0.4V and a 25GHz sampling clock signal. The proposed circuit consumes a total power of 2.47mW and occupies an area of 0.005mm2. The achieved Effective Number Of Bits (ENOB) is 5 bits and the Total Harmonic Distortion, THD, is −40dB. The sampled signal has a droop rate of 0.35mV/psec.\",\"PeriodicalId\":296506,\"journal\":{\"name\":\"2020 IEEE Canadian Conference on Electrical and Computer Engineering (CCECE)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-08-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE Canadian Conference on Electrical and Computer Engineering (CCECE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CCECE47787.2020.9255728\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Canadian Conference on Electrical and Computer Engineering (CCECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCECE47787.2020.9255728","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Low-Power 25GS/Sec Sample and Hold Circuit with Active-Load Inductors
This work presents a novel design of a sample and hold circuit which operates at 25GS/s. The circuit consists of three main stages. The first stage is the input buffer which provides a high frequency boost using an active-load inductor instead of the commonly used passive inductor. The second stage is the switch stage which is responsible for sampling the input signal with high linearity. Finally, the output buffer is used to recover the high frequency component of the signal. The circuit is designed in 28nm CMOS technology used in digital circuits and uses a 1V supply. It is simulated using a 3GHz input signal that has a differential peak to peak voltage amplitude of 0.4V and a 25GHz sampling clock signal. The proposed circuit consumes a total power of 2.47mW and occupies an area of 0.005mm2. The achieved Effective Number Of Bits (ENOB) is 5 bits and the Total Harmonic Distortion, THD, is −40dB. The sampled signal has a droop rate of 0.35mV/psec.