T. Kuo, Shu-Ming Chang, Y. Shih, C. Chiang, Chao-Kai Hsu, Ching-Kuan Lee, Chun-Te Lin, Yu-Hua Chen, W. Lo
{"title":"低成本硅通孔连接三维芯片堆叠结构的可靠性测试","authors":"T. Kuo, Shu-Ming Chang, Y. Shih, C. Chiang, Chao-Kai Hsu, Ching-Kuan Lee, Chun-Te Lin, Yu-Hua Chen, W. Lo","doi":"10.1109/ECTC.2008.4550076","DOIUrl":null,"url":null,"abstract":"In order to achieve the shorter circuit design of multiple chips, three-dimensional (3D) packaging technologies with through silicon vias were developed to achieve high performance, low power consumption and small packaging size. In this paper, a PCB (Printed Circuit Board) processing compatible structure of three-dimensional chip stacking with low cost and easy fabrication will be shown. 3D and through Si via connections were formed by UV laser drilling technology. Laser drilling is a non-contact manufacture method and laser beam with high energy can be focused to a small spot (15 mum beam diameter) for material ablating and removing without mask used. Several processes are the keys to accomplish 3D stacking, such as wafer thinning process, through silicon via forming process, dielectric layer forming process, metallization process, and inter chips bonding process. By integration of the mentioned key processes, a 3D chip stacking structure with 10 layers was carried out. The thickness of chip was 100 mum. Daisy chain pattern was designed for the electrical measurement of 3D stacking structure. The testing results show that the resistance of multi- chip stacking structure is about 0.056 Omega/cm. Some reliability test, such as temperature cycling test and pressure cooker test were also done. These testing results verified this PCB processing compatible 3D chip stacking technology with low cost is a reliable structure for 3D SiP (System in Packaging) module application.","PeriodicalId":378788,"journal":{"name":"2008 58th Electronic Components and Technology Conference","volume":"133 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"38","resultStr":"{\"title\":\"Reliability tests for a three dimensional chip stacking structure with through silicon via connections and low cost\",\"authors\":\"T. Kuo, Shu-Ming Chang, Y. Shih, C. Chiang, Chao-Kai Hsu, Ching-Kuan Lee, Chun-Te Lin, Yu-Hua Chen, W. Lo\",\"doi\":\"10.1109/ECTC.2008.4550076\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In order to achieve the shorter circuit design of multiple chips, three-dimensional (3D) packaging technologies with through silicon vias were developed to achieve high performance, low power consumption and small packaging size. In this paper, a PCB (Printed Circuit Board) processing compatible structure of three-dimensional chip stacking with low cost and easy fabrication will be shown. 3D and through Si via connections were formed by UV laser drilling technology. Laser drilling is a non-contact manufacture method and laser beam with high energy can be focused to a small spot (15 mum beam diameter) for material ablating and removing without mask used. Several processes are the keys to accomplish 3D stacking, such as wafer thinning process, through silicon via forming process, dielectric layer forming process, metallization process, and inter chips bonding process. By integration of the mentioned key processes, a 3D chip stacking structure with 10 layers was carried out. The thickness of chip was 100 mum. Daisy chain pattern was designed for the electrical measurement of 3D stacking structure. The testing results show that the resistance of multi- chip stacking structure is about 0.056 Omega/cm. Some reliability test, such as temperature cycling test and pressure cooker test were also done. These testing results verified this PCB processing compatible 3D chip stacking technology with low cost is a reliable structure for 3D SiP (System in Packaging) module application.\",\"PeriodicalId\":378788,\"journal\":{\"name\":\"2008 58th Electronic Components and Technology Conference\",\"volume\":\"133 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-05-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"38\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 58th Electronic Components and Technology Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2008.4550076\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 58th Electronic Components and Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2008.4550076","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 38
摘要
为了实现多芯片的更短电路设计,开发了硅通孔三维封装技术,以实现高性能、低功耗和小封装尺寸。本文将展示一种低成本、易于制造的三维芯片堆叠PCB (Printed Circuit Board)加工兼容结构。通过UV激光钻孔技术形成3D和through Si via连接。激光打孔是一种非接触式制造方法,高能量的激光束可以聚焦到一个小点(15 μ m光束直径),无需使用掩模即可进行材料的烧蚀和去除。实现三维堆叠的关键工艺有:晶圆减薄工艺、硅通孔成形工艺、介电层成形工艺、金属化工艺和芯片间键合工艺。通过集成上述关键工艺,实现了10层的三维芯片堆叠结构。切片厚度为100 μ m。设计了雏菊链图,用于三维堆垛结构的电测量。测试结果表明,多芯片堆叠结构的电阻约为0.056 ω /cm。并进行了温度循环试验、高压锅试验等可靠性试验。这些测试结果验证了这种低成本的PCB加工兼容3D芯片堆叠技术是3D封装系统(System in Packaging, SiP)模块应用的可靠结构。
Reliability tests for a three dimensional chip stacking structure with through silicon via connections and low cost
In order to achieve the shorter circuit design of multiple chips, three-dimensional (3D) packaging technologies with through silicon vias were developed to achieve high performance, low power consumption and small packaging size. In this paper, a PCB (Printed Circuit Board) processing compatible structure of three-dimensional chip stacking with low cost and easy fabrication will be shown. 3D and through Si via connections were formed by UV laser drilling technology. Laser drilling is a non-contact manufacture method and laser beam with high energy can be focused to a small spot (15 mum beam diameter) for material ablating and removing without mask used. Several processes are the keys to accomplish 3D stacking, such as wafer thinning process, through silicon via forming process, dielectric layer forming process, metallization process, and inter chips bonding process. By integration of the mentioned key processes, a 3D chip stacking structure with 10 layers was carried out. The thickness of chip was 100 mum. Daisy chain pattern was designed for the electrical measurement of 3D stacking structure. The testing results show that the resistance of multi- chip stacking structure is about 0.056 Omega/cm. Some reliability test, such as temperature cycling test and pressure cooker test were also done. These testing results verified this PCB processing compatible 3D chip stacking technology with low cost is a reliable structure for 3D SiP (System in Packaging) module application.