Neha Agrawal, Madhavika Agarwal, Shivangni Singh, Anjan Kumar, B. Pandey
{"title":"基于不同I/O标准的Wi-Fi在90nm FPGA上实现32位ALU设计","authors":"Neha Agrawal, Madhavika Agarwal, Shivangni Singh, Anjan Kumar, B. Pandey","doi":"10.1109/CCINTELS.2015.7437945","DOIUrl":null,"url":null,"abstract":"In this paper, we have tried to make energy efficient ALU on 90nm based Virtex-4 FPGA using different I/O standards, as with the scaling of technology power dissipation has become a major concern for high performance ALU design. As 50% of the total power of ALU is dissipated only in clock and I/O pads, hence in order to make it energy efficient clock gating technique is introduced and the analysis of power dissipation has taken on different I/O standards. It is Wi-Fi enable because we are operating our ALU on frequencies of different IEEE. We are analyzing the value of power dissipation using different I/O standards and on different Wi-Fi channel frequencies. We are achieving reduction in total power dissipation to 95.13% with LVCMOS15 and 95.18% with LVDCI_15 and after introducing Clock Gating we are achieving reduction in total power dissipation to 95.35% with LVCMOS_15 and 94.99% with LVDCI_15.","PeriodicalId":131816,"journal":{"name":"2015 Communication, Control and Intelligent Systems (CCIS)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Different I/O standard based Wi-Fi enable 32-bit ALU design on 90nm FPGA\",\"authors\":\"Neha Agrawal, Madhavika Agarwal, Shivangni Singh, Anjan Kumar, B. Pandey\",\"doi\":\"10.1109/CCINTELS.2015.7437945\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we have tried to make energy efficient ALU on 90nm based Virtex-4 FPGA using different I/O standards, as with the scaling of technology power dissipation has become a major concern for high performance ALU design. As 50% of the total power of ALU is dissipated only in clock and I/O pads, hence in order to make it energy efficient clock gating technique is introduced and the analysis of power dissipation has taken on different I/O standards. It is Wi-Fi enable because we are operating our ALU on frequencies of different IEEE. We are analyzing the value of power dissipation using different I/O standards and on different Wi-Fi channel frequencies. We are achieving reduction in total power dissipation to 95.13% with LVCMOS15 and 95.18% with LVDCI_15 and after introducing Clock Gating we are achieving reduction in total power dissipation to 95.35% with LVCMOS_15 and 94.99% with LVDCI_15.\",\"PeriodicalId\":131816,\"journal\":{\"name\":\"2015 Communication, Control and Intelligent Systems (CCIS)\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 Communication, Control and Intelligent Systems (CCIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CCINTELS.2015.7437945\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Communication, Control and Intelligent Systems (CCIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCINTELS.2015.7437945","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Different I/O standard based Wi-Fi enable 32-bit ALU design on 90nm FPGA
In this paper, we have tried to make energy efficient ALU on 90nm based Virtex-4 FPGA using different I/O standards, as with the scaling of technology power dissipation has become a major concern for high performance ALU design. As 50% of the total power of ALU is dissipated only in clock and I/O pads, hence in order to make it energy efficient clock gating technique is introduced and the analysis of power dissipation has taken on different I/O standards. It is Wi-Fi enable because we are operating our ALU on frequencies of different IEEE. We are analyzing the value of power dissipation using different I/O standards and on different Wi-Fi channel frequencies. We are achieving reduction in total power dissipation to 95.13% with LVCMOS15 and 95.18% with LVDCI_15 and after introducing Clock Gating we are achieving reduction in total power dissipation to 95.35% with LVCMOS_15 and 94.99% with LVDCI_15.