{"title":"串行接口逻辑内置在自检方法","authors":"K. Boey, K. Yap, Wai Mun Nq","doi":"10.1109/IEMT.2008.5507795","DOIUrl":null,"url":null,"abstract":"Today's at-speed testing methodology of the Universal Serial Bus(USB) 2.0 functionality cannot be readily achieved, unless high cost testers are used. Even if high cost testers are used, the success of at-speed testing cannot be guaranteed because of the high-speed interfacing between the off-chip memory, tester and the Device-Under-Test, i.e. the USB2.0. This paper presents a methodology that bridges the gap of the near-end and external loopback methods. The logic built in self test (BIST) proposed encompasses solution to test USB2.0 at-speed, single port and full functional with a low cost tester.","PeriodicalId":151085,"journal":{"name":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Serial interface logic built in self test methodology\",\"authors\":\"K. Boey, K. Yap, Wai Mun Nq\",\"doi\":\"10.1109/IEMT.2008.5507795\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Today's at-speed testing methodology of the Universal Serial Bus(USB) 2.0 functionality cannot be readily achieved, unless high cost testers are used. Even if high cost testers are used, the success of at-speed testing cannot be guaranteed because of the high-speed interfacing between the off-chip memory, tester and the Device-Under-Test, i.e. the USB2.0. This paper presents a methodology that bridges the gap of the near-end and external loopback methods. The logic built in self test (BIST) proposed encompasses solution to test USB2.0 at-speed, single port and full functional with a low cost tester.\",\"PeriodicalId\":151085,\"journal\":{\"name\":\"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEMT.2008.5507795\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2008.5507795","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Serial interface logic built in self test methodology
Today's at-speed testing methodology of the Universal Serial Bus(USB) 2.0 functionality cannot be readily achieved, unless high cost testers are used. Even if high cost testers are used, the success of at-speed testing cannot be guaranteed because of the high-speed interfacing between the off-chip memory, tester and the Device-Under-Test, i.e. the USB2.0. This paper presents a methodology that bridges the gap of the near-end and external loopback methods. The logic built in self test (BIST) proposed encompasses solution to test USB2.0 at-speed, single port and full functional with a low cost tester.