超高速双极电路的改进设计与表征方法

A. Kasbari, A. Ouslimani, S. Blayac, A. Konczykowska
{"title":"超高速双极电路的改进设计与表征方法","authors":"A. Kasbari, A. Ouslimani, S. Blayac, A. Konczykowska","doi":"10.1109/GSMM.2008.4534641","DOIUrl":null,"url":null,"abstract":"An improved design method for high speed bipolar circuits is presented. It uses iso base-collector capacitance curves superposed to the duty cycles plots in the (Ic,Vce) plane. This new optimization way gives the optimum operating region for each transistor of a bipolar circuit to reach the best trade-off between the switching speed and the power consumption. Electrical design of emitter-coupled pair, which constitutes the basis of emitter-coupled logic (ECL) circuits, is detailed to explain the design method. Each part of the measurement set-up is characterized in time and frequency domains to improve the measurement method. These improvements have enabled the design and characterization of InP double-heterojunction-bipolar transistor master-slave D-type flip-flop circuits. 40 Gb/s measurement with more than 85% eye-diagram opening validates this method.","PeriodicalId":304483,"journal":{"name":"2008 Global Symposium on Millimeter Waves","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-04-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Improved Design and Characterization Method for Very High Speed Bipolar Circuits\",\"authors\":\"A. Kasbari, A. Ouslimani, S. Blayac, A. Konczykowska\",\"doi\":\"10.1109/GSMM.2008.4534641\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An improved design method for high speed bipolar circuits is presented. It uses iso base-collector capacitance curves superposed to the duty cycles plots in the (Ic,Vce) plane. This new optimization way gives the optimum operating region for each transistor of a bipolar circuit to reach the best trade-off between the switching speed and the power consumption. Electrical design of emitter-coupled pair, which constitutes the basis of emitter-coupled logic (ECL) circuits, is detailed to explain the design method. Each part of the measurement set-up is characterized in time and frequency domains to improve the measurement method. These improvements have enabled the design and characterization of InP double-heterojunction-bipolar transistor master-slave D-type flip-flop circuits. 40 Gb/s measurement with more than 85% eye-diagram opening validates this method.\",\"PeriodicalId\":304483,\"journal\":{\"name\":\"2008 Global Symposium on Millimeter Waves\",\"volume\":\"47 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-04-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 Global Symposium on Millimeter Waves\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GSMM.2008.4534641\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 Global Symposium on Millimeter Waves","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GSMM.2008.4534641","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种改进的高速双极电路设计方法。它使用iso基极-集电极电容曲线叠加到(Ic,Vce)平面上的占空比图。这种新的优化方法给出了双极电路中每个晶体管的最佳工作区域,以达到开关速度和功耗之间的最佳平衡。对构成发射器耦合逻辑(ECL)电路基础的发射器耦合对的电气设计进行了详细阐述。测量装置的每个部分都在时域和频域上进行表征,以改进测量方法。这些改进使InP双异质结双极晶体管主从d型触发器电路的设计和表征成为可能。40 Gb/s的眼图打开率大于85%的测量结果验证了该方法的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Improved Design and Characterization Method for Very High Speed Bipolar Circuits
An improved design method for high speed bipolar circuits is presented. It uses iso base-collector capacitance curves superposed to the duty cycles plots in the (Ic,Vce) plane. This new optimization way gives the optimum operating region for each transistor of a bipolar circuit to reach the best trade-off between the switching speed and the power consumption. Electrical design of emitter-coupled pair, which constitutes the basis of emitter-coupled logic (ECL) circuits, is detailed to explain the design method. Each part of the measurement set-up is characterized in time and frequency domains to improve the measurement method. These improvements have enabled the design and characterization of InP double-heterojunction-bipolar transistor master-slave D-type flip-flop circuits. 40 Gb/s measurement with more than 85% eye-diagram opening validates this method.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Method for Synthesizing Multi-false-targets Signal for Countering Stepped-Frequency ISAR Design of 60-GHz LNA in 0.13-μm SiGe BiCMOS Unconditional Stability Pseudospectral Time-Domain Method for Analysis of 60 GHz Dielectric Rod Antenna Development of the Disk Antenna Array Aperture Synthesis Millimeter Wave Radiometer 94 GHz Waveguide VCO for FMCW radar
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1