低功耗绿色电子器件

A. Chin
{"title":"低功耗绿色电子器件","authors":"A. Chin","doi":"10.1109/RSM.2013.6706565","DOIUrl":null,"url":null,"abstract":"Summary form only given. The IC chips consume a large amount of energy globally and will continue to increase in the near future. The present IC is a charge-based technology that has logic and memory functions to mimic the human brain. To operate the IC at higher speed, the CMOS inverter of logic IC needs to deliver higher current to charge the capacitors. Thus higher inversion charge (Q<sub>inv</sub>) is required in CMOS devices. The conventional method to increase Q<sub>inv</sub> in MOSFET is to scale down the gate oxide thickness (t<sub>ox</sub>) that also improves the short channel effect. Unfortunately, the scaling t<sub>ox</sub> has reached an ultra-thin thickness of ~1.2 nm at 65 nm node CMOS, which causes high gate leakage and DC power (PDC) consumption by direct quantum-mechanical tunneling. Alternatively, higher Q<sub>inv</sub> can also be obtained by using high dielectric constant (κ) from fundamental physics of Q=CV. We pioneered the high-κ gate dielectric CMOS starting 1998. Nevertheless, the unwanted high transistor threshold voltage (V<sub>t</sub>) is the major challenge. Using unique dipole charge of La<sub>2</sub>O<sub>3</sub> and Al<sub>2</sub>O<sub>3</sub> high-κ dielectrics, low V<sub>t</sub> n- and p-MOSFETs were achieved at 0.6~0.9 nm equivalent-oxide thickness (EOT). Such La<sub>2</sub>O<sub>3</sub> and Al<sub>2</sub>O<sub>3</sub> high-κ dielectrics have been successfully implemented in 32-nm gate-first CMOS manufacture. To further lower the AC power (P<sub>AC</sub>) of CV<sup>2</sup>/2, we invented the small E<sub>G</sub> defect-free Ge-on-Insulator (GOI or GeOI) MOSFET. The 2.5X higher hole mobility and 1.6X better electron mobility were reached in Ge CMOS at 1~1.4 nm EOT that enable the high-performance Ge logic at lower V<sub>d</sub> and P<sub>AC</sub>. The P<sub>AC</sub> can be further lowered down by our initiated 3-dimensional (3D) IC based on the Ge CMOS. Low P<sub>AC</sub> non-volatile memory is also required for IC function. Applying high-κ dielectrics into flash memory, fast 100 μs speed and low write voltage of ~10 V were achieved and listed in the Intl. Technology Roadmap for Semiconductors (ITRS). Such high-κ layers can improve the controllability of charge-storage layer and realize simpler planar structure. At present, the high-κ flash memory has been successfully implemented at 20 nm 128 Gb array manufacture. These high-κ CMOS and flash memory realize the low power green electronic devices.","PeriodicalId":346255,"journal":{"name":"RSM 2013 IEEE Regional Symposium on Micro and Nanoelectronics","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Low power green electronic devices\",\"authors\":\"A. Chin\",\"doi\":\"10.1109/RSM.2013.6706565\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Summary form only given. The IC chips consume a large amount of energy globally and will continue to increase in the near future. The present IC is a charge-based technology that has logic and memory functions to mimic the human brain. To operate the IC at higher speed, the CMOS inverter of logic IC needs to deliver higher current to charge the capacitors. Thus higher inversion charge (Q<sub>inv</sub>) is required in CMOS devices. The conventional method to increase Q<sub>inv</sub> in MOSFET is to scale down the gate oxide thickness (t<sub>ox</sub>) that also improves the short channel effect. Unfortunately, the scaling t<sub>ox</sub> has reached an ultra-thin thickness of ~1.2 nm at 65 nm node CMOS, which causes high gate leakage and DC power (PDC) consumption by direct quantum-mechanical tunneling. Alternatively, higher Q<sub>inv</sub> can also be obtained by using high dielectric constant (κ) from fundamental physics of Q=CV. We pioneered the high-κ gate dielectric CMOS starting 1998. Nevertheless, the unwanted high transistor threshold voltage (V<sub>t</sub>) is the major challenge. Using unique dipole charge of La<sub>2</sub>O<sub>3</sub> and Al<sub>2</sub>O<sub>3</sub> high-κ dielectrics, low V<sub>t</sub> n- and p-MOSFETs were achieved at 0.6~0.9 nm equivalent-oxide thickness (EOT). Such La<sub>2</sub>O<sub>3</sub> and Al<sub>2</sub>O<sub>3</sub> high-κ dielectrics have been successfully implemented in 32-nm gate-first CMOS manufacture. To further lower the AC power (P<sub>AC</sub>) of CV<sup>2</sup>/2, we invented the small E<sub>G</sub> defect-free Ge-on-Insulator (GOI or GeOI) MOSFET. The 2.5X higher hole mobility and 1.6X better electron mobility were reached in Ge CMOS at 1~1.4 nm EOT that enable the high-performance Ge logic at lower V<sub>d</sub> and P<sub>AC</sub>. The P<sub>AC</sub> can be further lowered down by our initiated 3-dimensional (3D) IC based on the Ge CMOS. Low P<sub>AC</sub> non-volatile memory is also required for IC function. Applying high-κ dielectrics into flash memory, fast 100 μs speed and low write voltage of ~10 V were achieved and listed in the Intl. Technology Roadmap for Semiconductors (ITRS). Such high-κ layers can improve the controllability of charge-storage layer and realize simpler planar structure. At present, the high-κ flash memory has been successfully implemented at 20 nm 128 Gb array manufacture. These high-κ CMOS and flash memory realize the low power green electronic devices.\",\"PeriodicalId\":346255,\"journal\":{\"name\":\"RSM 2013 IEEE Regional Symposium on Micro and Nanoelectronics\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"RSM 2013 IEEE Regional Symposium on Micro and Nanoelectronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RSM.2013.6706565\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"RSM 2013 IEEE Regional Symposium on Micro and Nanoelectronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RSM.2013.6706565","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

只提供摘要形式。在全球范围内,集成电路芯片消耗了大量的能源,并将在不久的将来继续增加。目前的集成电路是一种基于电荷的技术,具有模仿人脑的逻辑和记忆功能。为了使集成电路以更高的速度运行,逻辑集成电路的CMOS逆变器需要提供更高的电流给电容器充电。因此,在CMOS器件中需要更高的反转电荷(Qinv)。增加MOSFET中Qinv的传统方法是减小栅极氧化物厚度(tox),这也改善了短沟道效应。遗憾的是,在65 nm节点的CMOS上,结皮厚度已经达到了~1.2 nm的超薄厚度,这导致直接量子力学隧穿导致高栅极泄漏和直流功率(PDC)消耗。另外,根据Q=CV的基本物理原理,利用高介电常数(κ)也可以获得更高的Qinv。从1998年开始,我们率先开发了高κ栅极介电CMOS。然而,不需要的高晶体管阈值电压(Vt)是主要的挑战。利用La2O3和Al2O3高κ介电体的独特偶极电荷,在0.6~0.9 nm等效氧化厚度(EOT)下获得了低Vt n-和p- mosfet。这种La2O3和Al2O3高κ介电体已经成功地在32nm栅极优先CMOS制造中实现。为了进一步降低c02 /2的交流功率(PAC),我们发明了小型无EG缺陷的绝缘体上锗(GOI或GeOI) MOSFET。在1~1.4 nm EOT下,Ge CMOS的空穴迁移率提高了2.5倍,电子迁移率提高了1.6倍,从而实现了低Vd和PAC下的高性能Ge逻辑。基于Ge CMOS的三维(3D) IC可以进一步降低PAC。IC功能也需要低PAC非易失性存储器。将高κ介电体应用于快闪存储器,实现了快100 μs的速度和~10 V的低写入电压,并列入国际标准。半导体技术路线图(ITRS)。这种高κ层可以提高电荷存储层的可控性,实现更简单的平面结构。目前,高κ快闪存储器已在20nm 128gb阵列制造中成功实现。这些高κ CMOS和闪存实现了低功耗的绿色电子器件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Low power green electronic devices
Summary form only given. The IC chips consume a large amount of energy globally and will continue to increase in the near future. The present IC is a charge-based technology that has logic and memory functions to mimic the human brain. To operate the IC at higher speed, the CMOS inverter of logic IC needs to deliver higher current to charge the capacitors. Thus higher inversion charge (Qinv) is required in CMOS devices. The conventional method to increase Qinv in MOSFET is to scale down the gate oxide thickness (tox) that also improves the short channel effect. Unfortunately, the scaling tox has reached an ultra-thin thickness of ~1.2 nm at 65 nm node CMOS, which causes high gate leakage and DC power (PDC) consumption by direct quantum-mechanical tunneling. Alternatively, higher Qinv can also be obtained by using high dielectric constant (κ) from fundamental physics of Q=CV. We pioneered the high-κ gate dielectric CMOS starting 1998. Nevertheless, the unwanted high transistor threshold voltage (Vt) is the major challenge. Using unique dipole charge of La2O3 and Al2O3 high-κ dielectrics, low Vt n- and p-MOSFETs were achieved at 0.6~0.9 nm equivalent-oxide thickness (EOT). Such La2O3 and Al2O3 high-κ dielectrics have been successfully implemented in 32-nm gate-first CMOS manufacture. To further lower the AC power (PAC) of CV2/2, we invented the small EG defect-free Ge-on-Insulator (GOI or GeOI) MOSFET. The 2.5X higher hole mobility and 1.6X better electron mobility were reached in Ge CMOS at 1~1.4 nm EOT that enable the high-performance Ge logic at lower Vd and PAC. The PAC can be further lowered down by our initiated 3-dimensional (3D) IC based on the Ge CMOS. Low PAC non-volatile memory is also required for IC function. Applying high-κ dielectrics into flash memory, fast 100 μs speed and low write voltage of ~10 V were achieved and listed in the Intl. Technology Roadmap for Semiconductors (ITRS). Such high-κ layers can improve the controllability of charge-storage layer and realize simpler planar structure. At present, the high-κ flash memory has been successfully implemented at 20 nm 128 Gb array manufacture. These high-κ CMOS and flash memory realize the low power green electronic devices.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Capacitance-voltage hysteresis of MIS device with PMMA:TiO2 nanocomposite as gate dielectric Body doping analysis of vertical strained-SiGe Impact Ionization MOSFET incorporating dielectric pocket (VESIMOS-DP) Effect of microchannel geometry in fluid flow for PDMS based device FIB with EDX analysis use for thin film contamination layer inspection Fabrication of multi-walled carbon nanotubes hydrogen sensor on plastic
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1