用于电流模式ADC的低功率高速开关电流比较器

Yong Sun, F. Lai
{"title":"用于电流模式ADC的低功率高速开关电流比较器","authors":"Yong Sun, F. Lai","doi":"10.1109/ISCIT.2007.4392017","DOIUrl":null,"url":null,"abstract":"Two topologies of SI comparator for low power current mode circuit implementation are presented. Employing different input stages, these two comparators are suitable to different application cases. Controlled by two complementary clock signals, the proposed comparator operates in a master and slave manner. Sharing a 0-static-power-dissipated dynamic latched comparator as the output comparators, both high power efficiency and high speed are acquired for these two comparators. Designed and simulated in TSMC 0.18 mum mixed signal CMOS technology with 1.8 V supply voltage, the proposed SI comparators achieve a current sensitivity up to 0.2 muA, and a sampling frequency up to 1 GHz, with 8.6 bits resolutions.","PeriodicalId":331439,"journal":{"name":"2007 International Symposium on Communications and Information Technologies","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Low power high speed switched current comparators for current mode ADC\",\"authors\":\"Yong Sun, F. Lai\",\"doi\":\"10.1109/ISCIT.2007.4392017\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Two topologies of SI comparator for low power current mode circuit implementation are presented. Employing different input stages, these two comparators are suitable to different application cases. Controlled by two complementary clock signals, the proposed comparator operates in a master and slave manner. Sharing a 0-static-power-dissipated dynamic latched comparator as the output comparators, both high power efficiency and high speed are acquired for these two comparators. Designed and simulated in TSMC 0.18 mum mixed signal CMOS technology with 1.8 V supply voltage, the proposed SI comparators achieve a current sensitivity up to 0.2 muA, and a sampling frequency up to 1 GHz, with 8.6 bits resolutions.\",\"PeriodicalId\":331439,\"journal\":{\"name\":\"2007 International Symposium on Communications and Information Technologies\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 International Symposium on Communications and Information Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCIT.2007.4392017\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 International Symposium on Communications and Information Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCIT.2007.4392017","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

提出了两种用于低功耗电流模式电路实现的SI比较器拓扑结构。这两种比较器采用不同的输入级,适用于不同的应用场合。该比较器由两个互补的时钟信号控制,以主从方式工作。共享一个0静态功耗的动态锁存比较器作为输出比较器,这两个比较器同时具有高功率效率和高速度。采用台积电0.18 μ m混合信号CMOS技术,在1.8 V电源电压下进行设计和仿真,所设计的SI比较器电流灵敏度高达0.2 muA,采样频率高达1 GHz,分辨率为8.6位。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Low power high speed switched current comparators for current mode ADC
Two topologies of SI comparator for low power current mode circuit implementation are presented. Employing different input stages, these two comparators are suitable to different application cases. Controlled by two complementary clock signals, the proposed comparator operates in a master and slave manner. Sharing a 0-static-power-dissipated dynamic latched comparator as the output comparators, both high power efficiency and high speed are acquired for these two comparators. Designed and simulated in TSMC 0.18 mum mixed signal CMOS technology with 1.8 V supply voltage, the proposed SI comparators achieve a current sensitivity up to 0.2 muA, and a sampling frequency up to 1 GHz, with 8.6 bits resolutions.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An improved quantization scheme for lattice-reduction aided MIMO detection PAPR reduction in the OFDM system employing Tone Reservation based on FFT/IFFT Implementation and analysis of configurable Real Time Address Trace Compressor for embedded microprocessors Measured improvement of indoor coverage for fixed wireless loops with multiple antenna receivers Real-time wideband MIMO demonstrator
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1