Meng-Fan Chang, D. Kwai, Su-Meng Yang, Yung-Fa Chou, Ping-Cheng Chen
{"title":"隐簇源行控制降低可编译SRAM待机电流的实验","authors":"Meng-Fan Chang, D. Kwai, Su-Meng Yang, Yung-Fa Chou, Ping-Cheng Chen","doi":"10.1109/ICASIC.2007.4415810","DOIUrl":null,"url":null,"abstract":"This work develops a hidden clustered source line control (HCSLC) technique to reduce the standby current of an embedded SRAM with zero area overhead. The HCSLC scheme utilizes meshed multiple source line control to reduce the fluctuations of virtual ground voltages that are caused by IR drops and process variations. A clustered device-hidden layout scheme is employed to produce compact SRAM layout and attenuate the effects of location/direction-dependent process variations on source line control circuits. A 512 Kb HCSLC SRAM testchip was fabricated using the 0.18 um CMOS process. The HCSLC SRAM achieves 69%~77% reductions of standby current for various processes, supply voltages and temperatures (PVT). The data retention voltage in sleep mode is 0.1 V~0.15 V higher than that in normal mode for the HCSLC SRAM.","PeriodicalId":120984,"journal":{"name":"2007 7th International Conference on ASIC","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Experiments on reducing standby current for compilable SRAM using hidden clustered source line control\",\"authors\":\"Meng-Fan Chang, D. Kwai, Su-Meng Yang, Yung-Fa Chou, Ping-Cheng Chen\",\"doi\":\"10.1109/ICASIC.2007.4415810\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work develops a hidden clustered source line control (HCSLC) technique to reduce the standby current of an embedded SRAM with zero area overhead. The HCSLC scheme utilizes meshed multiple source line control to reduce the fluctuations of virtual ground voltages that are caused by IR drops and process variations. A clustered device-hidden layout scheme is employed to produce compact SRAM layout and attenuate the effects of location/direction-dependent process variations on source line control circuits. A 512 Kb HCSLC SRAM testchip was fabricated using the 0.18 um CMOS process. The HCSLC SRAM achieves 69%~77% reductions of standby current for various processes, supply voltages and temperatures (PVT). The data retention voltage in sleep mode is 0.1 V~0.15 V higher than that in normal mode for the HCSLC SRAM.\",\"PeriodicalId\":120984,\"journal\":{\"name\":\"2007 7th International Conference on ASIC\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 7th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICASIC.2007.4415810\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 7th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2007.4415810","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
摘要
本工作开发了一种隐藏簇源线控制(HCSLC)技术,以减少零面积开销的嵌入式SRAM的待机电流。HCSLC方案利用网格化的多源线路控制来减少由红外下降和工艺变化引起的虚拟地电压波动。采用一种集束式器件隐藏布局方案来产生紧凑的SRAM布局,并减弱位置/方向相关工艺变化对源线控制电路的影响。采用0.18 um CMOS工艺制备了512 Kb的HCSLC SRAM测试芯片。HCSLC SRAM在各种工艺、电源电压和温度(PVT)下可实现69%~77%的待机电流降低。HCSLC SRAM在休眠模式下的数据保持电压比正常模式高0.1 V~0.15 V。
Experiments on reducing standby current for compilable SRAM using hidden clustered source line control
This work develops a hidden clustered source line control (HCSLC) technique to reduce the standby current of an embedded SRAM with zero area overhead. The HCSLC scheme utilizes meshed multiple source line control to reduce the fluctuations of virtual ground voltages that are caused by IR drops and process variations. A clustered device-hidden layout scheme is employed to produce compact SRAM layout and attenuate the effects of location/direction-dependent process variations on source line control circuits. A 512 Kb HCSLC SRAM testchip was fabricated using the 0.18 um CMOS process. The HCSLC SRAM achieves 69%~77% reductions of standby current for various processes, supply voltages and temperatures (PVT). The data retention voltage in sleep mode is 0.1 V~0.15 V higher than that in normal mode for the HCSLC SRAM.