G. F. Santillan-Quinonez, D. Iparraguirre-Cardenas
{"title":"采用数字串行技术的fpga中灵活可配置的整数一维离散小波变换结构","authors":"G. F. Santillan-Quinonez, D. Iparraguirre-Cardenas","doi":"10.1109/ISIE.2000.930367","DOIUrl":null,"url":null,"abstract":"The presented architecture allows to configure the discrete 1-D wavelet transform (DWT) computing (number of samples and number of octaves) from the outside and verifies if the given configuration is a right option before beginning the transform process. The reached configuration is not missed when the process is finished and can be used again for another data sequence without the need of a reset. This is useful for expanding this architecture towards the 2-D DWT. The architecture has been compiled on the Max+Plus II environment for FLEX 10K devices with different types of synthesis. It was described using AHDL (Altera Hardware Description Language) in a parameterized format, which facilitates the implementation of the same architecture with different characteristics.","PeriodicalId":298625,"journal":{"name":"ISIE'2000. Proceedings of the 2000 IEEE International Symposium on Industrial Electronics (Cat. No.00TH8543)","volume":"440 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-12-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Flexible and configurable integer 1-D discrete wavelet transform architecture in FPGAs using digit-serial technique\",\"authors\":\"G. F. Santillan-Quinonez, D. Iparraguirre-Cardenas\",\"doi\":\"10.1109/ISIE.2000.930367\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The presented architecture allows to configure the discrete 1-D wavelet transform (DWT) computing (number of samples and number of octaves) from the outside and verifies if the given configuration is a right option before beginning the transform process. The reached configuration is not missed when the process is finished and can be used again for another data sequence without the need of a reset. This is useful for expanding this architecture towards the 2-D DWT. The architecture has been compiled on the Max+Plus II environment for FLEX 10K devices with different types of synthesis. It was described using AHDL (Altera Hardware Description Language) in a parameterized format, which facilitates the implementation of the same architecture with different characteristics.\",\"PeriodicalId\":298625,\"journal\":{\"name\":\"ISIE'2000. Proceedings of the 2000 IEEE International Symposium on Industrial Electronics (Cat. No.00TH8543)\",\"volume\":\"440 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-12-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ISIE'2000. Proceedings of the 2000 IEEE International Symposium on Industrial Electronics (Cat. No.00TH8543)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISIE.2000.930367\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ISIE'2000. Proceedings of the 2000 IEEE International Symposium on Industrial Electronics (Cat. No.00TH8543)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIE.2000.930367","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Flexible and configurable integer 1-D discrete wavelet transform architecture in FPGAs using digit-serial technique
The presented architecture allows to configure the discrete 1-D wavelet transform (DWT) computing (number of samples and number of octaves) from the outside and verifies if the given configuration is a right option before beginning the transform process. The reached configuration is not missed when the process is finished and can be used again for another data sequence without the need of a reset. This is useful for expanding this architecture towards the 2-D DWT. The architecture has been compiled on the Max+Plus II environment for FLEX 10K devices with different types of synthesis. It was described using AHDL (Altera Hardware Description Language) in a parameterized format, which facilitates the implementation of the same architecture with different characteristics.