{"title":"IEEE P802.15-3a超宽带通信1/2 Viterbi解码器的VLSI实现","authors":"M. Siswanto, M. Othman, E. Zahedi","doi":"10.1109/SMELEC.2006.380717","DOIUrl":null,"url":null,"abstract":"This paper presents the design of 1/2 Viterbi decoder for UWB applications following the standard requirements of IEEE P802.15-3a. The main design issues of Viterbi decoder were add-compare-select unit (ACSU), memory management and trace- back methods. In order to meet the requirements of IEEE P802.15-3a UWB, the transition metric unit (TMU) is designed using a finite state machine (FSM) and a parallel carry look-ahead adder (CLA) used to design the addition part of the ACSU. After synthesis using Xilinx synthesis technology (XST), the synthesis report shows that the design has a minimum period of 1.888 ns, equivalent to a data rate of 529.661 Mbps fulfilling more than the standard requirements of IEEE P802.15-3a for UWB, which has a data rate range from 55 to 480 Mbps.","PeriodicalId":136703,"journal":{"name":"2006 IEEE International Conference on Semiconductor Electronics","volume":"330 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"VLSI Implementation of 1/2 Viterbi Decoder for IEEE P802.15-3a UWB Communication\",\"authors\":\"M. Siswanto, M. Othman, E. Zahedi\",\"doi\":\"10.1109/SMELEC.2006.380717\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the design of 1/2 Viterbi decoder for UWB applications following the standard requirements of IEEE P802.15-3a. The main design issues of Viterbi decoder were add-compare-select unit (ACSU), memory management and trace- back methods. In order to meet the requirements of IEEE P802.15-3a UWB, the transition metric unit (TMU) is designed using a finite state machine (FSM) and a parallel carry look-ahead adder (CLA) used to design the addition part of the ACSU. After synthesis using Xilinx synthesis technology (XST), the synthesis report shows that the design has a minimum period of 1.888 ns, equivalent to a data rate of 529.661 Mbps fulfilling more than the standard requirements of IEEE P802.15-3a for UWB, which has a data rate range from 55 to 480 Mbps.\",\"PeriodicalId\":136703,\"journal\":{\"name\":\"2006 IEEE International Conference on Semiconductor Electronics\",\"volume\":\"330 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 IEEE International Conference on Semiconductor Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SMELEC.2006.380717\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International Conference on Semiconductor Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMELEC.2006.380717","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
VLSI Implementation of 1/2 Viterbi Decoder for IEEE P802.15-3a UWB Communication
This paper presents the design of 1/2 Viterbi decoder for UWB applications following the standard requirements of IEEE P802.15-3a. The main design issues of Viterbi decoder were add-compare-select unit (ACSU), memory management and trace- back methods. In order to meet the requirements of IEEE P802.15-3a UWB, the transition metric unit (TMU) is designed using a finite state machine (FSM) and a parallel carry look-ahead adder (CLA) used to design the addition part of the ACSU. After synthesis using Xilinx synthesis technology (XST), the synthesis report shows that the design has a minimum period of 1.888 ns, equivalent to a data rate of 529.661 Mbps fulfilling more than the standard requirements of IEEE P802.15-3a for UWB, which has a data rate range from 55 to 480 Mbps.