路由器通信电子硬件芯片设计

IF 0.8 4区 综合性期刊 Q3 MULTIDISCIPLINARY SCIENCES Proceedings of the National Academy of Sciences, India Section A: Physical Sciences Pub Date : 2023-09-30 DOI:10.1007/s40010-023-00853-9
Prateek Agarwal, Tanuj Kumar Garg, Adesh Kumar
{"title":"路由器通信电子硬件芯片设计","authors":"Prateek Agarwal,&nbsp;Tanuj Kumar Garg,&nbsp;Adesh Kumar","doi":"10.1007/s40010-023-00853-9","DOIUrl":null,"url":null,"abstract":"<div><p>In contrast to scalar CPUs, end scaling refers to the use of heterogeneous multiprocessor systems-on-chip. Calculations made by an application consume less energy when it is run on the appropriate processor elements (PEs) that have been enhanced for difficult operations. However, as the PEs are increased, communication becomes more and more important. The on-chip interconnect technology of NoC uses scaled-down communication techniques from networks. A router is a physical or virtual device that acts as a shared form of gateway for material between two or more packet-switched processor networks. The router is used for NoC connection in SoC and concerned designs for router–router communication. This paper presents the hardware chip design of the 2D routers and employs router–router chip communication between two routers using independent chips and integrated NoC. The router hardware chip design is done in Xilinx Integrated System Environment (ISE) 14.7 software. Modelsim 10.0 is used for logic verification utilizing data packets sent from all input/output ports.</p></div>","PeriodicalId":744,"journal":{"name":"Proceedings of the National Academy of Sciences, India Section A: Physical Sciences","volume":"93 4","pages":"703 - 710"},"PeriodicalIF":0.8000,"publicationDate":"2023-09-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Electronics Hardware Chip Design for Router–Router Communication\",\"authors\":\"Prateek Agarwal,&nbsp;Tanuj Kumar Garg,&nbsp;Adesh Kumar\",\"doi\":\"10.1007/s40010-023-00853-9\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>In contrast to scalar CPUs, end scaling refers to the use of heterogeneous multiprocessor systems-on-chip. Calculations made by an application consume less energy when it is run on the appropriate processor elements (PEs) that have been enhanced for difficult operations. However, as the PEs are increased, communication becomes more and more important. The on-chip interconnect technology of NoC uses scaled-down communication techniques from networks. A router is a physical or virtual device that acts as a shared form of gateway for material between two or more packet-switched processor networks. The router is used for NoC connection in SoC and concerned designs for router–router communication. This paper presents the hardware chip design of the 2D routers and employs router–router chip communication between two routers using independent chips and integrated NoC. The router hardware chip design is done in Xilinx Integrated System Environment (ISE) 14.7 software. Modelsim 10.0 is used for logic verification utilizing data packets sent from all input/output ports.</p></div>\",\"PeriodicalId\":744,\"journal\":{\"name\":\"Proceedings of the National Academy of Sciences, India Section A: Physical Sciences\",\"volume\":\"93 4\",\"pages\":\"703 - 710\"},\"PeriodicalIF\":0.8000,\"publicationDate\":\"2023-09-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the National Academy of Sciences, India Section A: Physical Sciences\",\"FirstCategoryId\":\"103\",\"ListUrlMain\":\"https://link.springer.com/article/10.1007/s40010-023-00853-9\",\"RegionNum\":4,\"RegionCategory\":\"综合性期刊\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"MULTIDISCIPLINARY SCIENCES\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the National Academy of Sciences, India Section A: Physical Sciences","FirstCategoryId":"103","ListUrlMain":"https://link.springer.com/article/10.1007/s40010-023-00853-9","RegionNum":4,"RegionCategory":"综合性期刊","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"MULTIDISCIPLINARY SCIENCES","Score":null,"Total":0}
引用次数: 0

摘要

与标量cpu相比,终端缩放指的是使用异构多处理器片上系统。当应用程序在适当的处理器元素(pe)上运行时,它所进行的计算消耗的能量更少,这些处理器元素已经为困难的操作进行了增强。然而,随着pe的增加,沟通变得越来越重要。NoC的片上互连技术使用了来自网络的按比例缩小的通信技术。路由器是一种物理或虚拟设备,在两个或多个分组交换处理器网络之间充当共享形式的网关。该路由器用于SoC中的NoC连接和相关的路由器-路由器通信设计。本文介绍了二维路由器的硬件芯片设计,采用独立芯片和集成NoC实现两台路由器之间的路由器-路由器芯片通信。路由器硬件芯片的设计是在赛灵思集成系统环境(ISE) 14.7软件中完成的。Modelsim 10.0用于利用从所有输入/输出端口发送的数据包进行逻辑验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。

摘要图片

查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Electronics Hardware Chip Design for Router–Router Communication

In contrast to scalar CPUs, end scaling refers to the use of heterogeneous multiprocessor systems-on-chip. Calculations made by an application consume less energy when it is run on the appropriate processor elements (PEs) that have been enhanced for difficult operations. However, as the PEs are increased, communication becomes more and more important. The on-chip interconnect technology of NoC uses scaled-down communication techniques from networks. A router is a physical or virtual device that acts as a shared form of gateway for material between two or more packet-switched processor networks. The router is used for NoC connection in SoC and concerned designs for router–router communication. This paper presents the hardware chip design of the 2D routers and employs router–router chip communication between two routers using independent chips and integrated NoC. The router hardware chip design is done in Xilinx Integrated System Environment (ISE) 14.7 software. Modelsim 10.0 is used for logic verification utilizing data packets sent from all input/output ports.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
CiteScore
2.60
自引率
0.00%
发文量
37
审稿时长
>12 weeks
期刊介绍: To promote research in all the branches of Science & Technology; and disseminate the knowledge and advancements in Science & Technology
期刊最新文献
Diameter Estimation of \((m,\rho )\)-Quasi Einstein Manifolds IoT Adoption for Smart Cities Waste Management using Pythagorean Fuzzy MEREC-SWARA-ARAS Method Rate of Convergence of \(\lambda\)-Bernstein-Beta type operators Stability Analysis of Hybrid Nanofluid with Inclined MHD and Joule Effects: Flow Reversal and Flow Separation Review on Thermogravimetric Analysis of Carbon Dots
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1