应用基于中间 CMOS 层的缺陷地层结构设计增益更高的双频片上天线

IF 1.2 4区 工程技术 Q4 COMPUTER SCIENCE, HARDWARE & ARCHITECTURE Analog Integrated Circuits and Signal Processing Pub Date : 2023-12-14 DOI:10.1007/s10470-023-02212-5
Harshavardhan Singh, Sujit Kumar Mandal
{"title":"应用基于中间 CMOS 层的缺陷地层结构设计增益更高的双频片上天线","authors":"Harshavardhan Singh,&nbsp;Sujit Kumar Mandal","doi":"10.1007/s10470-023-02212-5","DOIUrl":null,"url":null,"abstract":"<div><p>In this paper, a novel CPW-fed dual-band on-chip antenna (OCA) by introducing a crossed bowtie shaped defected ground structure (CB-DGS) in one of the intermediate layers of the CMOS layout is proposed. In general, a CPW fed OCA has its ground plane on the same plane containing the antenna. However, in this work, a DGS is introduced in one of the intermediate layer using through silicon vias to obtain dual band characteristics with improved gain performance of the antenna. A 10 dB operating band of 9 GHz (2.25–11.75 GHz) is achieved by employing meandered loop miniaturization technique on the antenna designed on top CMOS layer, wherein the introduction of DGS layer enforced a comparatively less stop band at the middle of the operating band and the resultant structure offered a dual-band resonance characteristic at 3.1 GHz and 10.4 GHz. Here, the intermediate DGS layer between the top-layered antenna and silicon wafer reduces the substrate loss by preventing the coupling of the electromagnetic radiation with the substrate and enhances the antenna gain significantly at both the resonance frequencies respectively by <span>\\(+\\)</span> 16.01 dB and <span>\\(+\\)</span> 12.7 dB. A prototype of the proposed antenna structure is fabricated and the obtained simulated result is validated through experimental measurement.</p></div>","PeriodicalId":7827,"journal":{"name":"Analog Integrated Circuits and Signal Processing","volume":null,"pages":null},"PeriodicalIF":1.2000,"publicationDate":"2023-12-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Application of intermediate CMOS layer-based defected ground structure to design a dual-band on-chip antenna with improved gain\",\"authors\":\"Harshavardhan Singh,&nbsp;Sujit Kumar Mandal\",\"doi\":\"10.1007/s10470-023-02212-5\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>In this paper, a novel CPW-fed dual-band on-chip antenna (OCA) by introducing a crossed bowtie shaped defected ground structure (CB-DGS) in one of the intermediate layers of the CMOS layout is proposed. In general, a CPW fed OCA has its ground plane on the same plane containing the antenna. However, in this work, a DGS is introduced in one of the intermediate layer using through silicon vias to obtain dual band characteristics with improved gain performance of the antenna. A 10 dB operating band of 9 GHz (2.25–11.75 GHz) is achieved by employing meandered loop miniaturization technique on the antenna designed on top CMOS layer, wherein the introduction of DGS layer enforced a comparatively less stop band at the middle of the operating band and the resultant structure offered a dual-band resonance characteristic at 3.1 GHz and 10.4 GHz. Here, the intermediate DGS layer between the top-layered antenna and silicon wafer reduces the substrate loss by preventing the coupling of the electromagnetic radiation with the substrate and enhances the antenna gain significantly at both the resonance frequencies respectively by <span>\\\\(+\\\\)</span> 16.01 dB and <span>\\\\(+\\\\)</span> 12.7 dB. A prototype of the proposed antenna structure is fabricated and the obtained simulated result is validated through experimental measurement.</p></div>\",\"PeriodicalId\":7827,\"journal\":{\"name\":\"Analog Integrated Circuits and Signal Processing\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":1.2000,\"publicationDate\":\"2023-12-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Analog Integrated Circuits and Signal Processing\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://link.springer.com/article/10.1007/s10470-023-02212-5\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Analog Integrated Circuits and Signal Processing","FirstCategoryId":"5","ListUrlMain":"https://link.springer.com/article/10.1007/s10470-023-02212-5","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种新型的cpw馈电双频片上天线(OCA),该天线通过在CMOS布局的中间层中引入交叉领结状缺陷接地结构(CB-DGS)。一般来说,CPW馈电OCA的地平面与天线在同一平面上。然而,在这项工作中,在一个中间层中引入了一个DGS,使用硅通孔来获得双频段特性,提高了天线的增益性能。在顶部CMOS层设计的天线上采用弯曲环路小型化技术,实现了9 GHz (2.25-11.75 GHz)的10 dB工作频段,其中DGS层的引入使工作频段中间的阻带相对较小,从而使该结构在3.1 GHz和10.4 GHz具有双频谐振特性。其中,顶层天线与硅片之间的中间DGS层通过防止电磁辐射与衬底的耦合,降低了衬底损耗,并在谐振频率下显著提高了天线增益,分别提高了\(+\) 16.01 dB和\(+\) 12.7 dB。制作了该天线结构的原型,并通过实验测量验证了仿真结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。

摘要图片

查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Application of intermediate CMOS layer-based defected ground structure to design a dual-band on-chip antenna with improved gain

In this paper, a novel CPW-fed dual-band on-chip antenna (OCA) by introducing a crossed bowtie shaped defected ground structure (CB-DGS) in one of the intermediate layers of the CMOS layout is proposed. In general, a CPW fed OCA has its ground plane on the same plane containing the antenna. However, in this work, a DGS is introduced in one of the intermediate layer using through silicon vias to obtain dual band characteristics with improved gain performance of the antenna. A 10 dB operating band of 9 GHz (2.25–11.75 GHz) is achieved by employing meandered loop miniaturization technique on the antenna designed on top CMOS layer, wherein the introduction of DGS layer enforced a comparatively less stop band at the middle of the operating band and the resultant structure offered a dual-band resonance characteristic at 3.1 GHz and 10.4 GHz. Here, the intermediate DGS layer between the top-layered antenna and silicon wafer reduces the substrate loss by preventing the coupling of the electromagnetic radiation with the substrate and enhances the antenna gain significantly at both the resonance frequencies respectively by \(+\) 16.01 dB and \(+\) 12.7 dB. A prototype of the proposed antenna structure is fabricated and the obtained simulated result is validated through experimental measurement.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Analog Integrated Circuits and Signal Processing
Analog Integrated Circuits and Signal Processing 工程技术-工程:电子与电气
CiteScore
0.30
自引率
7.10%
发文量
141
审稿时长
7.3 months
期刊介绍: Analog Integrated Circuits and Signal Processing is an archival peer reviewed journal dedicated to the design and application of analog, radio frequency (RF), and mixed signal integrated circuits (ICs) as well as signal processing circuits and systems. It features both new research results and tutorial views and reflects the large volume of cutting-edge research activity in the worldwide field today. A partial list of topics includes analog and mixed signal interface circuits and systems; analog and RFIC design; data converters; active-RC, switched-capacitor, and continuous-time integrated filters; mixed analog/digital VLSI systems; wireless radio transceivers; clock and data recovery circuits; and high speed optoelectronic circuits and systems.
期刊最新文献
FPGA-based implementation and verification of hybrid security algorithm for NoC architecture A multiple resonant microstrip patch heart shape antenna for satellite and Wi-Fi communication Low power content addressable memory using common match line scheme for high performance processors An ultra-low power fully CMOS sub-bandgap reference in weak inversion Secure and reliable communication using memristor-based chaotic circuit
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1