Peng Yan;Po-Hsuan Chang;Anirban Samanta;Mingye Fu;Yu Zhang;Mehmet Berkay On;Ankur Kumar;Hyungryul Kang;Il-Min Yi;Dedeepya Annabattuni;David Scott;Robert Patti;Yang-Hang Fan;Yuanming Zhu;S. J. Ben Yoo;Samuel Palermo
{"title":"采用 12 纳米 FinFET 的 25-Gb/s 3-D 直接结合硅光子接收器","authors":"Peng Yan;Po-Hsuan Chang;Anirban Samanta;Mingye Fu;Yu Zhang;Mehmet Berkay On;Ankur Kumar;Hyungryul Kang;Il-Min Yi;Dedeepya Annabattuni;David Scott;Robert Patti;Yang-Hang Fan;Yuanming Zhu;S. J. Ben Yoo;Samuel Palermo","doi":"10.1109/LSSC.2023.3345252","DOIUrl":null,"url":null,"abstract":"This letter presents a 25-Gb/s 3D-integrated optical receiver, which consists of an electronic integrated circuit (EIC) die fabricated in 12-nm FinFET technology and a photonic integrated circuit (PIC) die fabricated in AIM Photonics’ integrated photonic technology. EIC is flip-chip bonded to PIC through direct bond interconnect (DBI), allowing for significantly reduced parasitic. Except for reduced input-referred noise thanks to improvements in PIC and packaging, variable bandwidth transimpedance amplifier (TIA) with multistage feedback amplifier is utilized for further noise reduction and front-end bandwidth compensation for better full-link energy efficiency. This TIA is followed by a broadband amplifier with active inductor loading, dc cancellation loop, RC LPF generating the pseudo-differential signal, 4 quarter-rate slicers, and a 4-to-8 de-serializer. Measurements demonstrate −17.0-dBm optical modulation amplitude (OMA) sensitivity at 25 Gb/s with 2.12-mW receiver power and 2.66-mW receiver clocking power, which translates to 191.2 and 84.8 fJ/bit receiver energy efficiency, with and without per-channel injection-locked oscillator (ILO) power. Each receiver channel occupies \n<inline-formula> <tex-math>$1560 \\mu {}\\text{m} ^{\\mathrm{ 2}}$ </tex-math></inline-formula>\n. To the author’s best knowledge, it is the best OMA sensitivity, energy efficiency, and silicon area simultaneously achieved among published 25 Gb/s optical receivers.","PeriodicalId":13032,"journal":{"name":"IEEE Solid-State Circuits Letters","volume":"7 ","pages":"34-37"},"PeriodicalIF":2.2000,"publicationDate":"2023-12-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 25-Gb/s 3-D Direct Bond Silicon Photonic Receiver in 12-nm FinFET\",\"authors\":\"Peng Yan;Po-Hsuan Chang;Anirban Samanta;Mingye Fu;Yu Zhang;Mehmet Berkay On;Ankur Kumar;Hyungryul Kang;Il-Min Yi;Dedeepya Annabattuni;David Scott;Robert Patti;Yang-Hang Fan;Yuanming Zhu;S. J. Ben Yoo;Samuel Palermo\",\"doi\":\"10.1109/LSSC.2023.3345252\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This letter presents a 25-Gb/s 3D-integrated optical receiver, which consists of an electronic integrated circuit (EIC) die fabricated in 12-nm FinFET technology and a photonic integrated circuit (PIC) die fabricated in AIM Photonics’ integrated photonic technology. EIC is flip-chip bonded to PIC through direct bond interconnect (DBI), allowing for significantly reduced parasitic. Except for reduced input-referred noise thanks to improvements in PIC and packaging, variable bandwidth transimpedance amplifier (TIA) with multistage feedback amplifier is utilized for further noise reduction and front-end bandwidth compensation for better full-link energy efficiency. This TIA is followed by a broadband amplifier with active inductor loading, dc cancellation loop, RC LPF generating the pseudo-differential signal, 4 quarter-rate slicers, and a 4-to-8 de-serializer. Measurements demonstrate −17.0-dBm optical modulation amplitude (OMA) sensitivity at 25 Gb/s with 2.12-mW receiver power and 2.66-mW receiver clocking power, which translates to 191.2 and 84.8 fJ/bit receiver energy efficiency, with and without per-channel injection-locked oscillator (ILO) power. Each receiver channel occupies \\n<inline-formula> <tex-math>$1560 \\\\mu {}\\\\text{m} ^{\\\\mathrm{ 2}}$ </tex-math></inline-formula>\\n. To the author’s best knowledge, it is the best OMA sensitivity, energy efficiency, and silicon area simultaneously achieved among published 25 Gb/s optical receivers.\",\"PeriodicalId\":13032,\"journal\":{\"name\":\"IEEE Solid-State Circuits Letters\",\"volume\":\"7 \",\"pages\":\"34-37\"},\"PeriodicalIF\":2.2000,\"publicationDate\":\"2023-12-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Solid-State Circuits Letters\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10366787/\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Solid-State Circuits Letters","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10366787/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE","Score":null,"Total":0}
A 25-Gb/s 3-D Direct Bond Silicon Photonic Receiver in 12-nm FinFET
This letter presents a 25-Gb/s 3D-integrated optical receiver, which consists of an electronic integrated circuit (EIC) die fabricated in 12-nm FinFET technology and a photonic integrated circuit (PIC) die fabricated in AIM Photonics’ integrated photonic technology. EIC is flip-chip bonded to PIC through direct bond interconnect (DBI), allowing for significantly reduced parasitic. Except for reduced input-referred noise thanks to improvements in PIC and packaging, variable bandwidth transimpedance amplifier (TIA) with multistage feedback amplifier is utilized for further noise reduction and front-end bandwidth compensation for better full-link energy efficiency. This TIA is followed by a broadband amplifier with active inductor loading, dc cancellation loop, RC LPF generating the pseudo-differential signal, 4 quarter-rate slicers, and a 4-to-8 de-serializer. Measurements demonstrate −17.0-dBm optical modulation amplitude (OMA) sensitivity at 25 Gb/s with 2.12-mW receiver power and 2.66-mW receiver clocking power, which translates to 191.2 and 84.8 fJ/bit receiver energy efficiency, with and without per-channel injection-locked oscillator (ILO) power. Each receiver channel occupies
$1560 \mu {}\text{m} ^{\mathrm{ 2}}$
. To the author’s best knowledge, it is the best OMA sensitivity, energy efficiency, and silicon area simultaneously achieved among published 25 Gb/s optical receivers.