{"title":"反向电荷注入双栅突触晶体管实现有效的重量更新","authors":"Donghyun Ryu;Junsu Yu;Woo Young Choi","doi":"10.1109/TNANO.2024.3371582","DOIUrl":null,"url":null,"abstract":"Reverse charge injection (RCI) dual-gate synaptic transistors and their effective weight update method are proposed. First, the structural features of the proposed RCI dual-gate synaptic transistors are discussed in comparison with our previous work. Second, the weight update efficiency of the proposed synaptic transistors is discussed by analyzing the coupling capacitance components, which determine the electric field distribution across the tunneling and blocking oxides. Consequently, the program voltage and pulse width are reduced by 56.4% and 99.0%, respectively. The power consumption for the weight update operation is lowered by 99.6%. In addition, the anti-back-tunneling effect resulting from the low erase voltage is discussed. Third, the weight update conditions of the proposed synaptic transistors are optimized by adjusting the bottom gate length. Fourth, the proposed synaptic transistors implement 16 stable states (32 states with inhibitory synapses) and a fairly linear weight update by using both the increment step pulse program (ISPP) and increment step pulse erase (ISPE). Finally, the PGM/ERS operation of target cell and inhibit operation of surrounding cells are verified in RCI dual-gate synaptic transistor-based 2 × 2 NOR-type array.","PeriodicalId":449,"journal":{"name":"IEEE Transactions on Nanotechnology","volume":"23 ","pages":"217-222"},"PeriodicalIF":2.1000,"publicationDate":"2024-02-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Reverse Charge Injection Dual-Gate Synaptic Transistors for Effective Weight Update\",\"authors\":\"Donghyun Ryu;Junsu Yu;Woo Young Choi\",\"doi\":\"10.1109/TNANO.2024.3371582\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Reverse charge injection (RCI) dual-gate synaptic transistors and their effective weight update method are proposed. First, the structural features of the proposed RCI dual-gate synaptic transistors are discussed in comparison with our previous work. Second, the weight update efficiency of the proposed synaptic transistors is discussed by analyzing the coupling capacitance components, which determine the electric field distribution across the tunneling and blocking oxides. Consequently, the program voltage and pulse width are reduced by 56.4% and 99.0%, respectively. The power consumption for the weight update operation is lowered by 99.6%. In addition, the anti-back-tunneling effect resulting from the low erase voltage is discussed. Third, the weight update conditions of the proposed synaptic transistors are optimized by adjusting the bottom gate length. Fourth, the proposed synaptic transistors implement 16 stable states (32 states with inhibitory synapses) and a fairly linear weight update by using both the increment step pulse program (ISPP) and increment step pulse erase (ISPE). Finally, the PGM/ERS operation of target cell and inhibit operation of surrounding cells are verified in RCI dual-gate synaptic transistor-based 2 × 2 NOR-type array.\",\"PeriodicalId\":449,\"journal\":{\"name\":\"IEEE Transactions on Nanotechnology\",\"volume\":\"23 \",\"pages\":\"217-222\"},\"PeriodicalIF\":2.1000,\"publicationDate\":\"2024-02-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Nanotechnology\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10453968/\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Nanotechnology","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10453968/","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
Reverse Charge Injection Dual-Gate Synaptic Transistors for Effective Weight Update
Reverse charge injection (RCI) dual-gate synaptic transistors and their effective weight update method are proposed. First, the structural features of the proposed RCI dual-gate synaptic transistors are discussed in comparison with our previous work. Second, the weight update efficiency of the proposed synaptic transistors is discussed by analyzing the coupling capacitance components, which determine the electric field distribution across the tunneling and blocking oxides. Consequently, the program voltage and pulse width are reduced by 56.4% and 99.0%, respectively. The power consumption for the weight update operation is lowered by 99.6%. In addition, the anti-back-tunneling effect resulting from the low erase voltage is discussed. Third, the weight update conditions of the proposed synaptic transistors are optimized by adjusting the bottom gate length. Fourth, the proposed synaptic transistors implement 16 stable states (32 states with inhibitory synapses) and a fairly linear weight update by using both the increment step pulse program (ISPP) and increment step pulse erase (ISPE). Finally, the PGM/ERS operation of target cell and inhibit operation of surrounding cells are verified in RCI dual-gate synaptic transistor-based 2 × 2 NOR-type array.
期刊介绍:
The IEEE Transactions on Nanotechnology is devoted to the publication of manuscripts of archival value in the general area of nanotechnology, which is rapidly emerging as one of the fastest growing and most promising new technological developments for the next generation and beyond.