用于信号处理的高吞吐量 DWT 架构

N B V V S S Mani Manjari, Dr. S V R K RAO
{"title":"用于信号处理的高吞吐量 DWT 架构","authors":"N B V V S S Mani Manjari, Dr. S V R K RAO","doi":"10.32628/ijsrst24114109","DOIUrl":null,"url":null,"abstract":"The Discrete Wavelet Transform (DWT) is essential in signal processing systems because it is capable of accurately recording both frequency and time-domain features. Nevertheless, the computational intricacy of DWT presents notable obstacles to processing in real-time, particularly in circumstances with large data consumption. This study presents a VLSI technology designed to accelerate DWT processing utilizing CMOS gates. The goal is to improve throughput while maintaining area efficiency. The architecture utilizes parallelism and pipelining techniques to take use of the fundamental redundancy in DWT processing. We focus on creating customized processing units developed specifically for performing Discrete Wavelet Transform (DWT) operations. These units are tuned to make the best possible usage of CMOS gate capabilities. The proposed architectural is implemented using Cadence virtuoso software with 45 nm design. It is evaluated based on its area, power consumption, and latency. The current techniques employed to assess the proposed design include the utilization of the Radix-2 technique for FIR filter design, as well as the employment of look-up-table carry select adder (LCSLA), Vedic design (VD), and carry look-ahead adder (CLA). The developed system design has an area of 1764 um2, which makes it smaller than that of conventional approaches.","PeriodicalId":14387,"journal":{"name":"International Journal of Scientific Research in Science and Technology","volume":"51 19","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-07-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High Throughput DWT Architecture for Signal Processing\",\"authors\":\"N B V V S S Mani Manjari, Dr. S V R K RAO\",\"doi\":\"10.32628/ijsrst24114109\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The Discrete Wavelet Transform (DWT) is essential in signal processing systems because it is capable of accurately recording both frequency and time-domain features. Nevertheless, the computational intricacy of DWT presents notable obstacles to processing in real-time, particularly in circumstances with large data consumption. This study presents a VLSI technology designed to accelerate DWT processing utilizing CMOS gates. The goal is to improve throughput while maintaining area efficiency. The architecture utilizes parallelism and pipelining techniques to take use of the fundamental redundancy in DWT processing. We focus on creating customized processing units developed specifically for performing Discrete Wavelet Transform (DWT) operations. These units are tuned to make the best possible usage of CMOS gate capabilities. The proposed architectural is implemented using Cadence virtuoso software with 45 nm design. It is evaluated based on its area, power consumption, and latency. The current techniques employed to assess the proposed design include the utilization of the Radix-2 technique for FIR filter design, as well as the employment of look-up-table carry select adder (LCSLA), Vedic design (VD), and carry look-ahead adder (CLA). The developed system design has an area of 1764 um2, which makes it smaller than that of conventional approaches.\",\"PeriodicalId\":14387,\"journal\":{\"name\":\"International Journal of Scientific Research in Science and Technology\",\"volume\":\"51 19\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-07-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Journal of Scientific Research in Science and Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.32628/ijsrst24114109\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Scientific Research in Science and Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.32628/ijsrst24114109","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

离散小波变换(DWT)在信号处理系统中至关重要,因为它能够准确记录频域和时域特征。然而,DWT 的计算复杂性给实时处理带来了明显的障碍,尤其是在数据消耗量较大的情况下。本研究提出了一种 VLSI 技术,旨在利用 CMOS 栅极加速 DWT 处理。其目标是在保持面积效率的同时提高吞吐量。该架构利用并行和流水线技术来利用 DWT 处理中的基本冗余。我们的重点是创建专门用于执行离散小波变换 (DWT) 操作的定制处理单元。我们对这些单元进行了调整,以最大限度地利用 CMOS 栅极能力。所提出的架构使用 Cadence virtuoso 软件实现,采用 45 纳米设计。根据其面积、功耗和延迟对其进行了评估。评估拟议设计所采用的当前技术包括利用 Radix-2 技术进行 FIR 滤波器设计,以及采用查找表携带选择加法器(LCSLA)、吠陀设计(VD)和携带前瞻加法器(CLA)。所开发的系统设计面积为 1764 um2,小于传统方法的面积。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
High Throughput DWT Architecture for Signal Processing
The Discrete Wavelet Transform (DWT) is essential in signal processing systems because it is capable of accurately recording both frequency and time-domain features. Nevertheless, the computational intricacy of DWT presents notable obstacles to processing in real-time, particularly in circumstances with large data consumption. This study presents a VLSI technology designed to accelerate DWT processing utilizing CMOS gates. The goal is to improve throughput while maintaining area efficiency. The architecture utilizes parallelism and pipelining techniques to take use of the fundamental redundancy in DWT processing. We focus on creating customized processing units developed specifically for performing Discrete Wavelet Transform (DWT) operations. These units are tuned to make the best possible usage of CMOS gate capabilities. The proposed architectural is implemented using Cadence virtuoso software with 45 nm design. It is evaluated based on its area, power consumption, and latency. The current techniques employed to assess the proposed design include the utilization of the Radix-2 technique for FIR filter design, as well as the employment of look-up-table carry select adder (LCSLA), Vedic design (VD), and carry look-ahead adder (CLA). The developed system design has an area of 1764 um2, which makes it smaller than that of conventional approaches.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Analysis of Radiation Dose Rate and Evaluation of Whole Body Scan SPECT/CT Images in Thyroid Carcinoma Radioablation Patients Using Radioisotope 131I Biodistribution and Absorption of Radiopharmaceutical 99mTc MDP in Various Bones of Lung Cancer Patients Using SPECT/CT Modalities Study of Intermolecular Interaction by Ultrasonic Measurements of 1-Butanol-Pyridine and Toluene-Pyridine at 303.15 To 323.15 K and Statistical Analysis of Liquid State Theories Review about Organic-Inorganic Perovskite Single Crystal : Synthesis Methods, Properties and Applications Machine Learning Based Liver Cirrhosis Detection Using Different Algorithm : A Review
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1