{"title":"为 3D DRAM 提供明显降低漏电流的部分隔离双工作功能栅 IGZO TFT","authors":"Yunjiao Bao;Gangping Yan;Lei Cao;Chuqiao Niu;Qingkun Li;Guanqiao Sang;Lianlian Li;Yanzhao Wei;Xuexiang Zhang;Jie Luo;Yanyu Yang;Gaobo Xu;Huaxiang Yin","doi":"10.1109/JEDS.2024.3414469","DOIUrl":null,"url":null,"abstract":"In this article, a partially isolated dual work function (PIDWF) gate In-Ga-Zn-O (IGZO) thin-film transistor (TFT) is proposed to reduce the off-state current (Ioff) obviously, which also provides a feasible integration method for stacking IGZO TFT on Si-based devices. It is found that compared with the general back gate IGZO TFT structure, the Ioff of the proposed IGZO TFT reduces from \n<inline-formula> <tex-math>$2.57\\times 10{^{-}14 }$ </tex-math></inline-formula>\n A/\n<inline-formula> <tex-math>$\\mu $ </tex-math></inline-formula>\n m to \n<inline-formula> <tex-math>$7.57\\times 10{^{-}16 }$ </tex-math></inline-formula>\n A/\n<inline-formula> <tex-math>$\\mu $ </tex-math></inline-formula>\n m, achieving two orders of magnitude improvement. This breakthrough has the potential to increase the retention time of DRAM applications by nearly 100 times. Moreover, the pronounced novel structure has mitigated parasitic capacitance, thereby leading to a notable 47.7% reduction in write latency within dynamic-random-access-memory (DRAM) circuits. The relevant operation mechanism is carefully demonstrated and verified by the simulation of the electric field and potential barrier results by technical computer-aided design (TCAD). Furthermore, the impacts of the dual gate work function level, the length, and the type of isolation dielectric between dual work function gates are systematically investigated. The results show that the off-state leakage is further reduced by increasing the difference of the work function levels between in dual gates, the dielectric length (LD) and using the isolation layer with a lower dielectric constant. The PIDWF gate IGZO TFT exhibits scalability and is capable of achieving an 84.6% reduction in leakage current even with ultra-short channel lengths, which offers a promising application for future 3D DRAM applications with little extra cost.","PeriodicalId":2,"journal":{"name":"ACS Applied Bio Materials","volume":null,"pages":null},"PeriodicalIF":4.6000,"publicationDate":"2024-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10557586","citationCount":"0","resultStr":"{\"title\":\"Partially Isolated Dual Work Function Gate IGZO TFT With Obviously Reduced Leakage Current for 3D DRAMs\",\"authors\":\"Yunjiao Bao;Gangping Yan;Lei Cao;Chuqiao Niu;Qingkun Li;Guanqiao Sang;Lianlian Li;Yanzhao Wei;Xuexiang Zhang;Jie Luo;Yanyu Yang;Gaobo Xu;Huaxiang Yin\",\"doi\":\"10.1109/JEDS.2024.3414469\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this article, a partially isolated dual work function (PIDWF) gate In-Ga-Zn-O (IGZO) thin-film transistor (TFT) is proposed to reduce the off-state current (Ioff) obviously, which also provides a feasible integration method for stacking IGZO TFT on Si-based devices. It is found that compared with the general back gate IGZO TFT structure, the Ioff of the proposed IGZO TFT reduces from \\n<inline-formula> <tex-math>$2.57\\\\times 10{^{-}14 }$ </tex-math></inline-formula>\\n A/\\n<inline-formula> <tex-math>$\\\\mu $ </tex-math></inline-formula>\\n m to \\n<inline-formula> <tex-math>$7.57\\\\times 10{^{-}16 }$ </tex-math></inline-formula>\\n A/\\n<inline-formula> <tex-math>$\\\\mu $ </tex-math></inline-formula>\\n m, achieving two orders of magnitude improvement. This breakthrough has the potential to increase the retention time of DRAM applications by nearly 100 times. Moreover, the pronounced novel structure has mitigated parasitic capacitance, thereby leading to a notable 47.7% reduction in write latency within dynamic-random-access-memory (DRAM) circuits. The relevant operation mechanism is carefully demonstrated and verified by the simulation of the electric field and potential barrier results by technical computer-aided design (TCAD). Furthermore, the impacts of the dual gate work function level, the length, and the type of isolation dielectric between dual work function gates are systematically investigated. The results show that the off-state leakage is further reduced by increasing the difference of the work function levels between in dual gates, the dielectric length (LD) and using the isolation layer with a lower dielectric constant. The PIDWF gate IGZO TFT exhibits scalability and is capable of achieving an 84.6% reduction in leakage current even with ultra-short channel lengths, which offers a promising application for future 3D DRAM applications with little extra cost.\",\"PeriodicalId\":2,\"journal\":{\"name\":\"ACS Applied Bio Materials\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":4.6000,\"publicationDate\":\"2024-06-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10557586\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ACS Applied Bio Materials\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10557586/\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"MATERIALS SCIENCE, BIOMATERIALS\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ACS Applied Bio Materials","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10557586/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"MATERIALS SCIENCE, BIOMATERIALS","Score":null,"Total":0}
引用次数: 0
摘要
本文提出了一种部分隔离双功函数(PIDWF)栅In-Ga-Zn-O(IGZO)薄膜晶体管(TFT),以明显降低关态电流(Ioff),这也为在硅基器件上堆叠IGZO TFT提供了一种可行的集成方法。研究发现,与一般的背栅IGZO TFT结构相比,所提出的IGZO TFT的Ioff从2.57倍10{^{-}14 }$ A/ $\mu $ m降低到7.57倍10{^{-}16 }$ A/ $\mu $ m,实现了两个数量级的提升。这一突破有望将 DRAM 应用的保留时间延长近 100 倍。此外,这种明显的新型结构还减轻了寄生电容,从而使动态随机存取存储器(DRAM)电路的写入延迟显著减少了 47.7%。通过技术计算机辅助设计(TCAD)对电场和势垒结果的模拟,对相关的运行机制进行了仔细的论证和验证。此外,还系统地研究了双栅极工作函数水平、长度以及双工作函数栅极之间隔离电介质类型的影响。结果表明,通过增大双栅极之间的功函数级差、介质长度(LD)和使用介电常数较低的隔离层,可以进一步降低离态漏电。PIDWF 栅极 IGZO TFT 具有可扩展性,即使在超短沟道长度的情况下也能将漏电流降低 84.6%,这为未来的 3D DRAM 应用提供了前景广阔的应用前景,而且只需很少的额外成本。
Partially Isolated Dual Work Function Gate IGZO TFT With Obviously Reduced Leakage Current for 3D DRAMs
In this article, a partially isolated dual work function (PIDWF) gate In-Ga-Zn-O (IGZO) thin-film transistor (TFT) is proposed to reduce the off-state current (Ioff) obviously, which also provides a feasible integration method for stacking IGZO TFT on Si-based devices. It is found that compared with the general back gate IGZO TFT structure, the Ioff of the proposed IGZO TFT reduces from
$2.57\times 10{^{-}14 }$
A/
$\mu $
m to
$7.57\times 10{^{-}16 }$
A/
$\mu $
m, achieving two orders of magnitude improvement. This breakthrough has the potential to increase the retention time of DRAM applications by nearly 100 times. Moreover, the pronounced novel structure has mitigated parasitic capacitance, thereby leading to a notable 47.7% reduction in write latency within dynamic-random-access-memory (DRAM) circuits. The relevant operation mechanism is carefully demonstrated and verified by the simulation of the electric field and potential barrier results by technical computer-aided design (TCAD). Furthermore, the impacts of the dual gate work function level, the length, and the type of isolation dielectric between dual work function gates are systematically investigated. The results show that the off-state leakage is further reduced by increasing the difference of the work function levels between in dual gates, the dielectric length (LD) and using the isolation layer with a lower dielectric constant. The PIDWF gate IGZO TFT exhibits scalability and is capable of achieving an 84.6% reduction in leakage current even with ultra-short channel lengths, which offers a promising application for future 3D DRAM applications with little extra cost.