使用对称堆叠计数器电路的高能效华莱士乘法器

Q4 Engineering Measurement Sensors Pub Date : 2024-06-28 DOI:10.1016/j.measen.2024.101267
Kalamani C , Krishnammal V P , Balaji V R , Marimuthu C N
{"title":"使用对称堆叠计数器电路的高能效华莱士乘法器","authors":"Kalamani C ,&nbsp;Krishnammal V P ,&nbsp;Balaji V R ,&nbsp;Marimuthu C N","doi":"10.1016/j.measen.2024.101267","DOIUrl":null,"url":null,"abstract":"<div><p>Multipliers show a dynamic part in numerous uses such as digital signal processing, filters and so on. Hence, the performance of the multiplier circuit has also to be improved more for better results. The circuit of the multiplier should be more compact and efficient to achieve the best outcome. Symmetric stacking counter circuit is designed using reversible logic gates and it reduces the power consumption. Various symmetric stacked counters are designed and used to implement the Wallace tree multiplier. The proposed multiplier is consumes 0.798mw of power and PDP of 2.47. The designed multiplier is power efficient as compared with existing methods with slight increase in delay. The proposed multiplier is used in low power application like modulators and demodulators.</p></div>","PeriodicalId":34311,"journal":{"name":"Measurement Sensors","volume":"35 ","pages":"Article 101267"},"PeriodicalIF":0.0000,"publicationDate":"2024-06-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://www.sciencedirect.com/science/article/pii/S2665917424002435/pdfft?md5=b4b366ee13d41070ab781399e185bf92&pid=1-s2.0-S2665917424002435-main.pdf","citationCount":"0","resultStr":"{\"title\":\"Energy efficient Wallace multiplier using symmetric stacking counter circuit\",\"authors\":\"Kalamani C ,&nbsp;Krishnammal V P ,&nbsp;Balaji V R ,&nbsp;Marimuthu C N\",\"doi\":\"10.1016/j.measen.2024.101267\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>Multipliers show a dynamic part in numerous uses such as digital signal processing, filters and so on. Hence, the performance of the multiplier circuit has also to be improved more for better results. The circuit of the multiplier should be more compact and efficient to achieve the best outcome. Symmetric stacking counter circuit is designed using reversible logic gates and it reduces the power consumption. Various symmetric stacked counters are designed and used to implement the Wallace tree multiplier. The proposed multiplier is consumes 0.798mw of power and PDP of 2.47. The designed multiplier is power efficient as compared with existing methods with slight increase in delay. The proposed multiplier is used in low power application like modulators and demodulators.</p></div>\",\"PeriodicalId\":34311,\"journal\":{\"name\":\"Measurement Sensors\",\"volume\":\"35 \",\"pages\":\"Article 101267\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-06-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"https://www.sciencedirect.com/science/article/pii/S2665917424002435/pdfft?md5=b4b366ee13d41070ab781399e185bf92&pid=1-s2.0-S2665917424002435-main.pdf\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Measurement Sensors\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S2665917424002435\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"Engineering\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Measurement Sensors","FirstCategoryId":"1085","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S2665917424002435","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 0

摘要

乘法器在数字信号处理、滤波器等众多应用中发挥着重要作用。因此,乘法器电路的性能也必须进一步提高,以获得更好的效果。乘法器电路应更加紧凑、高效,以达到最佳效果。对称堆叠计数器电路是利用可逆逻辑门设计的,它能降低功耗。设计并使用各种对称堆叠计数器来实现华莱士树型乘法器。所提出的乘法器功耗为 0.798mw,PDP 为 2.47。与现有方法相比,设计的乘法器更省电,但延迟略有增加。所提出的乘法器可用于调制器和解调器等低功耗应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Energy efficient Wallace multiplier using symmetric stacking counter circuit

Multipliers show a dynamic part in numerous uses such as digital signal processing, filters and so on. Hence, the performance of the multiplier circuit has also to be improved more for better results. The circuit of the multiplier should be more compact and efficient to achieve the best outcome. Symmetric stacking counter circuit is designed using reversible logic gates and it reduces the power consumption. Various symmetric stacked counters are designed and used to implement the Wallace tree multiplier. The proposed multiplier is consumes 0.798mw of power and PDP of 2.47. The designed multiplier is power efficient as compared with existing methods with slight increase in delay. The proposed multiplier is used in low power application like modulators and demodulators.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Measurement Sensors
Measurement Sensors Engineering-Industrial and Manufacturing Engineering
CiteScore
3.10
自引率
0.00%
发文量
184
审稿时长
56 days
期刊最新文献
Vehicle maneuver recognition and correction algorithm for road quality measurement system optimization A simple and inexpensive design of radioactive source for accurate level and height gauging in petrochemical industries Pneumonia detection from X-ray images using federated learning–An unsupervised learning approach Number plate recognition smart parking management system using IoT Collaboration of clustering and classification techniques for better prediction of severity of heart stroke using deep learning
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1