{"title":"1.5-2.56 GHz TDC 辅助快速锁定宽带分数 N CPPLL,1 MHz 偏移频率时相位噪声为 -138 dBc/Hz","authors":"Ruiyong Xiang;Yixing Lu;Xiao Luo;Sifan Wang;Bodong Zhang;Shengpeng Shu;Haigang Feng","doi":"10.1109/LMWT.2024.3427384","DOIUrl":null,"url":null,"abstract":"This letter presents a low phase noise wideband fractional-N fast-locking charge pump phase-locked loop (CPPLL) with a time-to-digital converter (TDC) calibrated by a frequency-locked loop (FLL). The proposed TDC loop is activated to adjust the PLL’s loop bandwidth (LBW) and accelerate the locking process. After the PLL locks, the TDC loop is automatically turned off, which does not require additional power and not affect the phase noise. Fabricated in the 65-nm CMOS process with an active area of 1.25 mm2, the proposed PLL achieves a phase noise of −138.55 dBc/Hz at 1-MHz offset from a 1.85-GHz carrier. It draws 54.2-mW power with a 50-MHz reference frequency from a 3.3-V power supply, leading to a −237.7-dB FoMr.","PeriodicalId":73297,"journal":{"name":"IEEE microwave and wireless technology letters","volume":"34 9","pages":"1111-1114"},"PeriodicalIF":0.0000,"publicationDate":"2024-08-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 1.5–2.56-GHz TDC-Assisted Fast-Locking Wideband Fractional-N CPPLL With Phase Noise of −138 dBc/Hz at 1-MHz Offset Frequency\",\"authors\":\"Ruiyong Xiang;Yixing Lu;Xiao Luo;Sifan Wang;Bodong Zhang;Shengpeng Shu;Haigang Feng\",\"doi\":\"10.1109/LMWT.2024.3427384\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This letter presents a low phase noise wideband fractional-N fast-locking charge pump phase-locked loop (CPPLL) with a time-to-digital converter (TDC) calibrated by a frequency-locked loop (FLL). The proposed TDC loop is activated to adjust the PLL’s loop bandwidth (LBW) and accelerate the locking process. After the PLL locks, the TDC loop is automatically turned off, which does not require additional power and not affect the phase noise. Fabricated in the 65-nm CMOS process with an active area of 1.25 mm2, the proposed PLL achieves a phase noise of −138.55 dBc/Hz at 1-MHz offset from a 1.85-GHz carrier. It draws 54.2-mW power with a 50-MHz reference frequency from a 3.3-V power supply, leading to a −237.7-dB FoMr.\",\"PeriodicalId\":73297,\"journal\":{\"name\":\"IEEE microwave and wireless technology letters\",\"volume\":\"34 9\",\"pages\":\"1111-1114\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-08-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE microwave and wireless technology letters\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10636853/\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"0\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE microwave and wireless technology letters","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10636853/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"0","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
A 1.5–2.56-GHz TDC-Assisted Fast-Locking Wideband Fractional-N CPPLL With Phase Noise of −138 dBc/Hz at 1-MHz Offset Frequency
This letter presents a low phase noise wideband fractional-N fast-locking charge pump phase-locked loop (CPPLL) with a time-to-digital converter (TDC) calibrated by a frequency-locked loop (FLL). The proposed TDC loop is activated to adjust the PLL’s loop bandwidth (LBW) and accelerate the locking process. After the PLL locks, the TDC loop is automatically turned off, which does not require additional power and not affect the phase noise. Fabricated in the 65-nm CMOS process with an active area of 1.25 mm2, the proposed PLL achieves a phase noise of −138.55 dBc/Hz at 1-MHz offset from a 1.85-GHz carrier. It draws 54.2-mW power with a 50-MHz reference frequency from a 3.3-V power supply, leading to a −237.7-dB FoMr.