Seokjin Hong, Jinhyeong Yoon, Junhyeong Kim, Berkay Neseli, Jae-Yong Kim, Hyo-Hoon Park, Hamza Kurt
{"title":"用于增强集成式 1 × 4 硅光子功率分配器的反向设计锥形配置","authors":"Seokjin Hong, Jinhyeong Yoon, Junhyeong Kim, Berkay Neseli, Jae-Yong Kim, Hyo-Hoon Park, Hamza Kurt","doi":"10.1515/nanoph-2024-0295","DOIUrl":null,"url":null,"abstract":"Once light is coupled to a photonic chip, its efficient distribution in terms of power splitting throughout silicon photonic circuits is very crucial. We present two types of 1 × 4 power splitters with different splitting ratios of 1:1:1:1 and 2:1:1:2. Various taper configurations were compared and analyzed to find the suitable configuration for the power splitter, and among them, parabolic tapers were chosen. The design parameters of the power splitter were determined by means of solving inverse design problems via incorporating particle swarm optimization that allows for overcoming the limitation of the intuition-based brute-force approach. The front and rear portions of the power splitters were optimized sequentially to alleviate local minima issues. The proposed power splitters have a compact footprint of 12.32 × 5 μm<jats:sup>2</jats:sup> and can be fabricated through a CMOS-compatible fabrication process. Two-stage power splitter trees were measured to enhance reliability in an experiment. As a result, the power splitter with a splitting ratio of 1:1:1:1 exhibited an experimentally measured insertion loss below 0.61 dB and an imbalance below 1.01 dB within the bandwidth of 1,518–1,565 nm. Also, the power splitter with a splitting ratio of 2:1:1:2 showed an insertion loss below 0.52 dB and a targeted imbalance below 1.15 dB within the bandwidth of 1,526–1,570 nm. Such inverse-designed power splitters can be an essential part of many large-scale photonic circuits including optical phased arrays, programmable photonics, and photonic computing chips.","PeriodicalId":19027,"journal":{"name":"Nanophotonics","volume":"4 1","pages":""},"PeriodicalIF":6.5000,"publicationDate":"2024-09-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Inverse-designed taper configuration for the enhancement of integrated 1 × 4 silicon photonic power splitters\",\"authors\":\"Seokjin Hong, Jinhyeong Yoon, Junhyeong Kim, Berkay Neseli, Jae-Yong Kim, Hyo-Hoon Park, Hamza Kurt\",\"doi\":\"10.1515/nanoph-2024-0295\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Once light is coupled to a photonic chip, its efficient distribution in terms of power splitting throughout silicon photonic circuits is very crucial. We present two types of 1 × 4 power splitters with different splitting ratios of 1:1:1:1 and 2:1:1:2. Various taper configurations were compared and analyzed to find the suitable configuration for the power splitter, and among them, parabolic tapers were chosen. The design parameters of the power splitter were determined by means of solving inverse design problems via incorporating particle swarm optimization that allows for overcoming the limitation of the intuition-based brute-force approach. The front and rear portions of the power splitters were optimized sequentially to alleviate local minima issues. The proposed power splitters have a compact footprint of 12.32 × 5 μm<jats:sup>2</jats:sup> and can be fabricated through a CMOS-compatible fabrication process. Two-stage power splitter trees were measured to enhance reliability in an experiment. As a result, the power splitter with a splitting ratio of 1:1:1:1 exhibited an experimentally measured insertion loss below 0.61 dB and an imbalance below 1.01 dB within the bandwidth of 1,518–1,565 nm. Also, the power splitter with a splitting ratio of 2:1:1:2 showed an insertion loss below 0.52 dB and a targeted imbalance below 1.15 dB within the bandwidth of 1,526–1,570 nm. Such inverse-designed power splitters can be an essential part of many large-scale photonic circuits including optical phased arrays, programmable photonics, and photonic computing chips.\",\"PeriodicalId\":19027,\"journal\":{\"name\":\"Nanophotonics\",\"volume\":\"4 1\",\"pages\":\"\"},\"PeriodicalIF\":6.5000,\"publicationDate\":\"2024-09-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Nanophotonics\",\"FirstCategoryId\":\"101\",\"ListUrlMain\":\"https://doi.org/10.1515/nanoph-2024-0295\",\"RegionNum\":2,\"RegionCategory\":\"物理与天体物理\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q1\",\"JCRName\":\"MATERIALS SCIENCE, MULTIDISCIPLINARY\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Nanophotonics","FirstCategoryId":"101","ListUrlMain":"https://doi.org/10.1515/nanoph-2024-0295","RegionNum":2,"RegionCategory":"物理与天体物理","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"MATERIALS SCIENCE, MULTIDISCIPLINARY","Score":null,"Total":0}
Inverse-designed taper configuration for the enhancement of integrated 1 × 4 silicon photonic power splitters
Once light is coupled to a photonic chip, its efficient distribution in terms of power splitting throughout silicon photonic circuits is very crucial. We present two types of 1 × 4 power splitters with different splitting ratios of 1:1:1:1 and 2:1:1:2. Various taper configurations were compared and analyzed to find the suitable configuration for the power splitter, and among them, parabolic tapers were chosen. The design parameters of the power splitter were determined by means of solving inverse design problems via incorporating particle swarm optimization that allows for overcoming the limitation of the intuition-based brute-force approach. The front and rear portions of the power splitters were optimized sequentially to alleviate local minima issues. The proposed power splitters have a compact footprint of 12.32 × 5 μm2 and can be fabricated through a CMOS-compatible fabrication process. Two-stage power splitter trees were measured to enhance reliability in an experiment. As a result, the power splitter with a splitting ratio of 1:1:1:1 exhibited an experimentally measured insertion loss below 0.61 dB and an imbalance below 1.01 dB within the bandwidth of 1,518–1,565 nm. Also, the power splitter with a splitting ratio of 2:1:1:2 showed an insertion loss below 0.52 dB and a targeted imbalance below 1.15 dB within the bandwidth of 1,526–1,570 nm. Such inverse-designed power splitters can be an essential part of many large-scale photonic circuits including optical phased arrays, programmable photonics, and photonic computing chips.
期刊介绍:
Nanophotonics, published in collaboration with Sciencewise, is a prestigious journal that showcases recent international research results, notable advancements in the field, and innovative applications. It is regarded as one of the leading publications in the realm of nanophotonics and encompasses a range of article types including research articles, selectively invited reviews, letters, and perspectives.
The journal specifically delves into the study of photon interaction with nano-structures, such as carbon nano-tubes, nano metal particles, nano crystals, semiconductor nano dots, photonic crystals, tissue, and DNA. It offers comprehensive coverage of the most up-to-date discoveries, making it an essential resource for physicists, engineers, and material scientists.