基于导电桥接随机存取存储器的开关矩阵,用于芯片组集成的可重构互连

IF 4.1 2区 工程技术 Q2 ENGINEERING, ELECTRICAL & ELECTRONIC IEEE Electron Device Letters Pub Date : 2024-08-21 DOI:10.1109/LED.2024.3447063
Zong-Rui Xu;Zhi-Yi Zhang;Zhangchen Hou;Aiping Cao;Zhigao Hu;Lin-Sheng Wu
{"title":"基于导电桥接随机存取存储器的开关矩阵,用于芯片组集成的可重构互连","authors":"Zong-Rui Xu;Zhi-Yi Zhang;Zhangchen Hou;Aiping Cao;Zhigao Hu;Lin-Sheng Wu","doi":"10.1109/LED.2024.3447063","DOIUrl":null,"url":null,"abstract":"A reconfigurable interconnection technology is proposed in this letter for chiplet integrated systems, with conductive bridging random access memory (CBRAM) based switch matrix. The switch matrix with a crossbar structure is implemented easily by spin-coating process, compatible with the packaging technology of high-resistivity silicon interposer. The equivalent circuit model is established. A \n<inline-formula> <tex-math>${2}\\times {2}$ </tex-math></inline-formula>\n switch matrix prototype is developed with the insertion loss below 3.8 dB for arbitrary transmission path from DC to 67 GHz. The fabricated \n<inline-formula> <tex-math>${4}\\times {4}$ </tex-math></inline-formula>\n switch matrix prototype achieves the 3-dB bandwidth over DC to 30 GHz. Under the data rate of 30 Gbps and the rise time of 15 ps, the near- and far-end crosstalks are all below 3% of the input signal swing, the eye height is 71%, and the root-mean-square jitter is only 1.26 ps. Noting that the CBRAM-based switch matrix consumes no static power, the proposed reconfigurable passive silicon interposer is a promising technology for flexible chiplet integration.","PeriodicalId":13198,"journal":{"name":"IEEE Electron Device Letters","volume":"45 10","pages":"1823-1826"},"PeriodicalIF":4.1000,"publicationDate":"2024-08-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Conductive Bridging Random Access Memory-Based Switch Matrix for Reconfigurable Interconnection of Chiplet Integration\",\"authors\":\"Zong-Rui Xu;Zhi-Yi Zhang;Zhangchen Hou;Aiping Cao;Zhigao Hu;Lin-Sheng Wu\",\"doi\":\"10.1109/LED.2024.3447063\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A reconfigurable interconnection technology is proposed in this letter for chiplet integrated systems, with conductive bridging random access memory (CBRAM) based switch matrix. The switch matrix with a crossbar structure is implemented easily by spin-coating process, compatible with the packaging technology of high-resistivity silicon interposer. The equivalent circuit model is established. A \\n<inline-formula> <tex-math>${2}\\\\times {2}$ </tex-math></inline-formula>\\n switch matrix prototype is developed with the insertion loss below 3.8 dB for arbitrary transmission path from DC to 67 GHz. The fabricated \\n<inline-formula> <tex-math>${4}\\\\times {4}$ </tex-math></inline-formula>\\n switch matrix prototype achieves the 3-dB bandwidth over DC to 30 GHz. Under the data rate of 30 Gbps and the rise time of 15 ps, the near- and far-end crosstalks are all below 3% of the input signal swing, the eye height is 71%, and the root-mean-square jitter is only 1.26 ps. Noting that the CBRAM-based switch matrix consumes no static power, the proposed reconfigurable passive silicon interposer is a promising technology for flexible chiplet integration.\",\"PeriodicalId\":13198,\"journal\":{\"name\":\"IEEE Electron Device Letters\",\"volume\":\"45 10\",\"pages\":\"1823-1826\"},\"PeriodicalIF\":4.1000,\"publicationDate\":\"2024-08-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Electron Device Letters\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10643087/\",\"RegionNum\":2,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Electron Device Letters","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10643087/","RegionNum":2,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

本信提出了一种用于芯片集成系统的可重构互连技术,该技术采用基于导电桥接随机存取存储器(CBRAM)的开关矩阵。通过旋涂工艺,可轻松实现具有横杆结构的开关矩阵,并与高电阻率硅中间件的封装技术兼容。等效电路模型已经建立。开发出了一个 ${2}\times {2}$ 开关矩阵原型,在直流到 67 GHz 的任意传输路径上,插入损耗低于 3.8 dB。所制作的 ${4}\times {4}$ 开关矩阵原型在直流至 30 GHz 范围内实现了 3 分贝带宽。在 30 Gbps 的数据速率和 15 ps 的上升时间条件下,近端和远端串扰均低于输入信号摆幅的 3%,眼高为 71%,均方根抖动仅为 1.26 ps。由于基于 CBRAM 的开关矩阵不消耗静态功耗,因此所提出的可重构无源硅插接器是一种很有前途的灵活芯片集成技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Conductive Bridging Random Access Memory-Based Switch Matrix for Reconfigurable Interconnection of Chiplet Integration
A reconfigurable interconnection technology is proposed in this letter for chiplet integrated systems, with conductive bridging random access memory (CBRAM) based switch matrix. The switch matrix with a crossbar structure is implemented easily by spin-coating process, compatible with the packaging technology of high-resistivity silicon interposer. The equivalent circuit model is established. A ${2}\times {2}$ switch matrix prototype is developed with the insertion loss below 3.8 dB for arbitrary transmission path from DC to 67 GHz. The fabricated ${4}\times {4}$ switch matrix prototype achieves the 3-dB bandwidth over DC to 30 GHz. Under the data rate of 30 Gbps and the rise time of 15 ps, the near- and far-end crosstalks are all below 3% of the input signal swing, the eye height is 71%, and the root-mean-square jitter is only 1.26 ps. Noting that the CBRAM-based switch matrix consumes no static power, the proposed reconfigurable passive silicon interposer is a promising technology for flexible chiplet integration.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
IEEE Electron Device Letters
IEEE Electron Device Letters 工程技术-工程:电子与电气
CiteScore
8.20
自引率
10.20%
发文量
551
审稿时长
1.4 months
期刊介绍: IEEE Electron Device Letters publishes original and significant contributions relating to the theory, modeling, design, performance and reliability of electron and ion integrated circuit devices and interconnects, involving insulators, metals, organic materials, micro-plasmas, semiconductors, quantum-effect structures, vacuum devices, and emerging materials with applications in bioelectronics, biomedical electronics, computation, communications, displays, microelectromechanics, imaging, micro-actuators, nanoelectronics, optoelectronics, photovoltaics, power ICs and micro-sensors.
期刊最新文献
Table of Contents Front Cover IEEE Electron Device Letters Publication Information IEEE Electron Device Letters Information for Authors Special Issue on Intelligent Sensor Systems for the IEEE Journal of Electron Devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1