面向垂直逻辑和存储器的高鲁棒全氧化物晶体管

IF 2.9 2区 工程技术 Q2 ENGINEERING, ELECTRICAL & ELECTRONIC IEEE Transactions on Electron Devices Pub Date : 2024-11-25 DOI:10.1109/TED.2024.3495632
Zehao Lin;Zhuocheng Zhang;Chang Niu;Hongyi Dou;Ke Xu;Mir Md Fahimul Islam;Jian-Yu Lin;Changhyuck Sung;Minji Hong;Daewon Ha;Haiyan Wang;Muhammad Ashraful Alam;Peide. D. Ye
{"title":"面向垂直逻辑和存储器的高鲁棒全氧化物晶体管","authors":"Zehao Lin;Zhuocheng Zhang;Chang Niu;Hongyi Dou;Ke Xu;Mir Md Fahimul Islam;Jian-Yu Lin;Changhyuck Sung;Minji Hong;Daewon Ha;Haiyan Wang;Muhammad Ashraful Alam;Peide. D. Ye","doi":"10.1109/TED.2024.3495632","DOIUrl":null,"url":null,"abstract":"In this work, we report atomic-layer-deposited (ALD) based all-oxide transistors toward vertically stacked high-density logic and memory for 3-D integration. This structure utilizes thick degenerated ALD In2O3 as the conducting gate, and ALD In2O3 thin film itself serves as source/drain contacts to the ALD In2O3 channel without metal contacts and gate formation. The all-oxide field-effect transistors (AOFETs) not only survived under high-temperature annealing over \n<inline-formula> <tex-math>$400~^{\\circ }$ </tex-math></inline-formula>\n C but also gained a boosted on-/off-ratio over \n<inline-formula> <tex-math>$10^{{7}}$ </tex-math></inline-formula>\n with subthreshold swing (SS) close to 60 mV/dec at room temperature. AOFETs present high uniformity and very robust reliability with a threshold voltage instability (\n<inline-formula> <tex-math>$\\boldsymbol {\\Delta } {V}_{\\text {TH}}\\text {)}$ </tex-math></inline-formula>\n of −5 and −50 mV under positive bias stress (PBS) and negative bias stress (NBS) tests for \n<inline-formula> <tex-math>$10^{{4}}$ </tex-math></inline-formula>\n s. The vertical AOFETs (V-AOFETs) demonstrate good gate modulation from sidewall In2O3 with thickness as well as gate length (\n<inline-formula> <tex-math>${T}_{\\text {IO,{g}}}\\text {)}$ </tex-math></inline-formula>\n of 10 nm, achieving on-/off-ratio over \n<inline-formula> <tex-math>$10^{{5}}$ </tex-math></inline-formula>\n and maximum current (\n<inline-formula> <tex-math>${I}_{\\max }\\text {)}$ </tex-math></inline-formula>\n over \n<inline-formula> <tex-math>$160~\\boldsymbol {\\mu } $ </tex-math></inline-formula>\n A/\n<inline-formula> <tex-math>$\\boldsymbol {\\mu } $ </tex-math></inline-formula>\n m. Vertical all-oxide ferroelectric FETs (V-AO-FeFETs) show a memory window (MW) of 1.85 V, with endurance and retention extended to \n<inline-formula> <tex-math>$10^{{12}}$ </tex-math></inline-formula>\n cycles and ten years at room temperature, respectively. These findings illustrate that the vertical-channel all-oxide devices based on ALD oxide semiconductors (OS) are promising candidates for future high-density logic and memory applications in 3-D integration.","PeriodicalId":13092,"journal":{"name":"IEEE Transactions on Electron Devices","volume":"71 12","pages":"7984-7991"},"PeriodicalIF":2.9000,"publicationDate":"2024-11-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Highly Robust All-Oxide Transistors Toward Vertical Logic and Memory\",\"authors\":\"Zehao Lin;Zhuocheng Zhang;Chang Niu;Hongyi Dou;Ke Xu;Mir Md Fahimul Islam;Jian-Yu Lin;Changhyuck Sung;Minji Hong;Daewon Ha;Haiyan Wang;Muhammad Ashraful Alam;Peide. D. Ye\",\"doi\":\"10.1109/TED.2024.3495632\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this work, we report atomic-layer-deposited (ALD) based all-oxide transistors toward vertically stacked high-density logic and memory for 3-D integration. This structure utilizes thick degenerated ALD In2O3 as the conducting gate, and ALD In2O3 thin film itself serves as source/drain contacts to the ALD In2O3 channel without metal contacts and gate formation. The all-oxide field-effect transistors (AOFETs) not only survived under high-temperature annealing over \\n<inline-formula> <tex-math>$400~^{\\\\circ }$ </tex-math></inline-formula>\\n C but also gained a boosted on-/off-ratio over \\n<inline-formula> <tex-math>$10^{{7}}$ </tex-math></inline-formula>\\n with subthreshold swing (SS) close to 60 mV/dec at room temperature. AOFETs present high uniformity and very robust reliability with a threshold voltage instability (\\n<inline-formula> <tex-math>$\\\\boldsymbol {\\\\Delta } {V}_{\\\\text {TH}}\\\\text {)}$ </tex-math></inline-formula>\\n of −5 and −50 mV under positive bias stress (PBS) and negative bias stress (NBS) tests for \\n<inline-formula> <tex-math>$10^{{4}}$ </tex-math></inline-formula>\\n s. The vertical AOFETs (V-AOFETs) demonstrate good gate modulation from sidewall In2O3 with thickness as well as gate length (\\n<inline-formula> <tex-math>${T}_{\\\\text {IO,{g}}}\\\\text {)}$ </tex-math></inline-formula>\\n of 10 nm, achieving on-/off-ratio over \\n<inline-formula> <tex-math>$10^{{5}}$ </tex-math></inline-formula>\\n and maximum current (\\n<inline-formula> <tex-math>${I}_{\\\\max }\\\\text {)}$ </tex-math></inline-formula>\\n over \\n<inline-formula> <tex-math>$160~\\\\boldsymbol {\\\\mu } $ </tex-math></inline-formula>\\n A/\\n<inline-formula> <tex-math>$\\\\boldsymbol {\\\\mu } $ </tex-math></inline-formula>\\n m. Vertical all-oxide ferroelectric FETs (V-AO-FeFETs) show a memory window (MW) of 1.85 V, with endurance and retention extended to \\n<inline-formula> <tex-math>$10^{{12}}$ </tex-math></inline-formula>\\n cycles and ten years at room temperature, respectively. These findings illustrate that the vertical-channel all-oxide devices based on ALD oxide semiconductors (OS) are promising candidates for future high-density logic and memory applications in 3-D integration.\",\"PeriodicalId\":13092,\"journal\":{\"name\":\"IEEE Transactions on Electron Devices\",\"volume\":\"71 12\",\"pages\":\"7984-7991\"},\"PeriodicalIF\":2.9000,\"publicationDate\":\"2024-11-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Electron Devices\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10766933/\",\"RegionNum\":2,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Electron Devices","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10766933/","RegionNum":2,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

在这项工作中,我们报告了基于原子层沉积(ALD)的全氧化物晶体管,用于垂直堆叠高密度逻辑和三维集成存储器。该结构利用厚的退化ALD In2O3作为导电栅极,ALD In2O3薄膜本身作为ALD In2O3通道的源极/漏极触点,没有金属触点和栅极形成。全氧化物场效应晶体管(aofet)不仅在高温退火下存活下来 $400~^{\circ }$ C,但也获得了提高开/关比 $10^{{7}}$ 在室温下,亚阈值摆幅(SS)接近60 mV/dec。aofet具有高均匀性和非常稳健的可靠性,但阈值电压不稳定( $\boldsymbol {\Delta } {V}_{\text {TH}}\text {)}$ 在正偏置应力(PBS)和负偏置应力(NBS)试验下,为- 5和- 50 mV $10^{{4}}$ 5 .垂直型aofet (v - aofet)表现出良好的栅极调制,从侧壁In2O3的厚度和栅极长度( ${T}_{\text {IO,{g}}}\text {)}$ 10nm,实现开/关比超过 $10^{{5}}$ 最大电流( ${I}_{\max }\text {)}$ 结束 $160~\boldsymbol {\mu } $ a / $\boldsymbol {\mu } $ m.垂直全氧化铁电场效应管(V- ao - fefet)的记忆窗口(MW)为1.85 V,其续航时间和保持时间延长至 $10^{{12}}$ 在室温下分别是周期和十年。这些发现表明,基于ALD氧化物半导体(OS)的垂直通道全氧化物器件是未来高密度逻辑和三维集成存储应用的有希望的候选者。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Highly Robust All-Oxide Transistors Toward Vertical Logic and Memory
In this work, we report atomic-layer-deposited (ALD) based all-oxide transistors toward vertically stacked high-density logic and memory for 3-D integration. This structure utilizes thick degenerated ALD In2O3 as the conducting gate, and ALD In2O3 thin film itself serves as source/drain contacts to the ALD In2O3 channel without metal contacts and gate formation. The all-oxide field-effect transistors (AOFETs) not only survived under high-temperature annealing over $400~^{\circ }$ C but also gained a boosted on-/off-ratio over $10^{{7}}$ with subthreshold swing (SS) close to 60 mV/dec at room temperature. AOFETs present high uniformity and very robust reliability with a threshold voltage instability ( $\boldsymbol {\Delta } {V}_{\text {TH}}\text {)}$ of −5 and −50 mV under positive bias stress (PBS) and negative bias stress (NBS) tests for $10^{{4}}$ s. The vertical AOFETs (V-AOFETs) demonstrate good gate modulation from sidewall In2O3 with thickness as well as gate length ( ${T}_{\text {IO,{g}}}\text {)}$ of 10 nm, achieving on-/off-ratio over $10^{{5}}$ and maximum current ( ${I}_{\max }\text {)}$ over $160~\boldsymbol {\mu } $ A/ $\boldsymbol {\mu } $ m. Vertical all-oxide ferroelectric FETs (V-AO-FeFETs) show a memory window (MW) of 1.85 V, with endurance and retention extended to $10^{{12}}$ cycles and ten years at room temperature, respectively. These findings illustrate that the vertical-channel all-oxide devices based on ALD oxide semiconductors (OS) are promising candidates for future high-density logic and memory applications in 3-D integration.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
IEEE Transactions on Electron Devices
IEEE Transactions on Electron Devices 工程技术-工程:电子与电气
CiteScore
5.80
自引率
16.10%
发文量
937
审稿时长
3.8 months
期刊介绍: IEEE Transactions on Electron Devices publishes original and significant contributions relating to the theory, modeling, design, performance and reliability of electron and ion integrated circuit devices and interconnects, involving insulators, metals, organic materials, micro-plasmas, semiconductors, quantum-effect structures, vacuum devices, and emerging materials with applications in bioelectronics, biomedical electronics, computation, communications, displays, microelectromechanics, imaging, micro-actuators, nanoelectronics, optoelectronics, photovoltaics, power ICs and micro-sensors. Tutorial and review papers on these subjects are also published and occasional special issues appear to present a collection of papers which treat particular areas in more depth and breadth.
期刊最新文献
Table of Contents IEEE ELECTRON DEVICES SOCIETY IEEE Transactions on Electron Devices Information for Authors Advanced Bragg Resonator Integration for Enhanced Bandwidth and Stability in G-Band TWT With Staggered Double Vane Structure In-Circuit Inductance Measurement to Correct the Single-Pulse Avalanche Energy (Eas) of Transistor Under the Unclamped Inductive-Switching (UIS) Test
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1