{"title":"平衡电荷损失和载流子迁移率:VS-DRAM双栅接入晶体管器件几何优化的多尺度建模方法","authors":"Jun Deng;Xinhe Wang;Yangyi Ou;Z. Bai;Tun Wang;Xiaomeng Liu;Mingli Liu;Qi Hu;Xiangsheng Wang;Guilei Wang;Chao Zhao","doi":"10.1109/TED.2024.3493066","DOIUrl":null,"url":null,"abstract":"In the pursuit of advancing memory density, the vertically stacked dynamic random-access memory (VS-DRAM) architecture shows promise but encounters significant obstacles. This study focuses on optimizing the device geometry of VS-DRAM access transistors to achieve a delicate balance between reducing charge loss and maintaining carrier mobility. We developed a robust modeling methodology to quantify both the charge loss induced by the floating body effect (FBE) and the carrier mobility limited by surface roughness (SR). Our investigation carefully examines how thinning the transistor channel can mitigate FBE while avoiding adverse effects on surface scattering of charge carriers, all while considering the emerging geometry confinement effect. Through meticulous analysis, we aim to identify the optimal channel thickness range for VS-DRAM transistors, offering essential insights for the advancement of high-density memory technologies.","PeriodicalId":13092,"journal":{"name":"IEEE Transactions on Electron Devices","volume":"72 1","pages":"199-205"},"PeriodicalIF":2.9000,"publicationDate":"2024-11-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Balancing Charge Loss and Carrier Mobility: A Multiscale Modeling Approach for Device Geometry Optimization of VS-DRAM Dual-Gate Access Transistors\",\"authors\":\"Jun Deng;Xinhe Wang;Yangyi Ou;Z. Bai;Tun Wang;Xiaomeng Liu;Mingli Liu;Qi Hu;Xiangsheng Wang;Guilei Wang;Chao Zhao\",\"doi\":\"10.1109/TED.2024.3493066\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the pursuit of advancing memory density, the vertically stacked dynamic random-access memory (VS-DRAM) architecture shows promise but encounters significant obstacles. This study focuses on optimizing the device geometry of VS-DRAM access transistors to achieve a delicate balance between reducing charge loss and maintaining carrier mobility. We developed a robust modeling methodology to quantify both the charge loss induced by the floating body effect (FBE) and the carrier mobility limited by surface roughness (SR). Our investigation carefully examines how thinning the transistor channel can mitigate FBE while avoiding adverse effects on surface scattering of charge carriers, all while considering the emerging geometry confinement effect. Through meticulous analysis, we aim to identify the optimal channel thickness range for VS-DRAM transistors, offering essential insights for the advancement of high-density memory technologies.\",\"PeriodicalId\":13092,\"journal\":{\"name\":\"IEEE Transactions on Electron Devices\",\"volume\":\"72 1\",\"pages\":\"199-205\"},\"PeriodicalIF\":2.9000,\"publicationDate\":\"2024-11-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Electron Devices\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10752092/\",\"RegionNum\":2,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Electron Devices","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10752092/","RegionNum":2,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
Balancing Charge Loss and Carrier Mobility: A Multiscale Modeling Approach for Device Geometry Optimization of VS-DRAM Dual-Gate Access Transistors
In the pursuit of advancing memory density, the vertically stacked dynamic random-access memory (VS-DRAM) architecture shows promise but encounters significant obstacles. This study focuses on optimizing the device geometry of VS-DRAM access transistors to achieve a delicate balance between reducing charge loss and maintaining carrier mobility. We developed a robust modeling methodology to quantify both the charge loss induced by the floating body effect (FBE) and the carrier mobility limited by surface roughness (SR). Our investigation carefully examines how thinning the transistor channel can mitigate FBE while avoiding adverse effects on surface scattering of charge carriers, all while considering the emerging geometry confinement effect. Through meticulous analysis, we aim to identify the optimal channel thickness range for VS-DRAM transistors, offering essential insights for the advancement of high-density memory technologies.
期刊介绍:
IEEE Transactions on Electron Devices publishes original and significant contributions relating to the theory, modeling, design, performance and reliability of electron and ion integrated circuit devices and interconnects, involving insulators, metals, organic materials, micro-plasmas, semiconductors, quantum-effect structures, vacuum devices, and emerging materials with applications in bioelectronics, biomedical electronics, computation, communications, displays, microelectromechanics, imaging, micro-actuators, nanoelectronics, optoelectronics, photovoltaics, power ICs and micro-sensors. Tutorial and review papers on these subjects are also published and occasional special issues appear to present a collection of papers which treat particular areas in more depth and breadth.