{"title":"结合晶粒尺寸分布详细研究多晶硅电阻率","authors":"Mikael Santonen;Antti Lahti;Zahra Jahanshah Rad;Mikko Miettinen;Masoud Ebrahimzadeh;Juha-Pekka Lehtiö;Enni Snellman;Pekka Laukkanen;Marko Punkkinen;Kalevi Kokko;Katja Parkkinen;Markus Eklund","doi":"10.1109/TED.2025.3530865","DOIUrl":null,"url":null,"abstract":"Current transport in polysilicon is a complicated process with many factors to consider. The inhomogeneous nature of polysilicon with its differently shaped and sized grains is one such consideration. We have developed a method that enhances existing resistivity models with a 2-D extension that incorporates the grain size distribution using a Voronoi-based resistor network. We obtain grain size distributions both from our growth simulations (700, 800, and 900 K) and experimental analysis. Applying our method, we investigate the effect that variation in grain size produces with cases of different average grain sizes (2 nm–<inline-formula> <tex-math>$3~\\mu $ </tex-math></inline-formula>m). For example, the resistivity of polysilicon with an average grain size of 175 nm drops from 11 to 4.5 k<inline-formula> <tex-math>$\\Omega \\cdot $ </tex-math></inline-formula>cm when compared with conventional 1-D modeling. Our study highlights the strong effect of grain size variation on resistivity, revealing that wider distributions result in significant resistivity reductions of up to more than 50%. Due to larger grains present with a grain size distribution, current transport encounters fewer grain boundaries while the average grain size remains the same resulting in fewer barriers along the current transport path. Incorporating the grain structure into the resistivity modeling facilitates a more detailed and comprehensive characterization of the electrical properties of polysilicon.","PeriodicalId":13092,"journal":{"name":"IEEE Transactions on Electron Devices","volume":"72 3","pages":"1184-1190"},"PeriodicalIF":2.9000,"publicationDate":"2025-01-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10857810","citationCount":"0","resultStr":"{\"title\":\"A Detailed Examination of Polysilicon Resistivity Incorporating the Grain Size Distribution\",\"authors\":\"Mikael Santonen;Antti Lahti;Zahra Jahanshah Rad;Mikko Miettinen;Masoud Ebrahimzadeh;Juha-Pekka Lehtiö;Enni Snellman;Pekka Laukkanen;Marko Punkkinen;Kalevi Kokko;Katja Parkkinen;Markus Eklund\",\"doi\":\"10.1109/TED.2025.3530865\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Current transport in polysilicon is a complicated process with many factors to consider. The inhomogeneous nature of polysilicon with its differently shaped and sized grains is one such consideration. We have developed a method that enhances existing resistivity models with a 2-D extension that incorporates the grain size distribution using a Voronoi-based resistor network. We obtain grain size distributions both from our growth simulations (700, 800, and 900 K) and experimental analysis. Applying our method, we investigate the effect that variation in grain size produces with cases of different average grain sizes (2 nm–<inline-formula> <tex-math>$3~\\\\mu $ </tex-math></inline-formula>m). For example, the resistivity of polysilicon with an average grain size of 175 nm drops from 11 to 4.5 k<inline-formula> <tex-math>$\\\\Omega \\\\cdot $ </tex-math></inline-formula>cm when compared with conventional 1-D modeling. Our study highlights the strong effect of grain size variation on resistivity, revealing that wider distributions result in significant resistivity reductions of up to more than 50%. Due to larger grains present with a grain size distribution, current transport encounters fewer grain boundaries while the average grain size remains the same resulting in fewer barriers along the current transport path. Incorporating the grain structure into the resistivity modeling facilitates a more detailed and comprehensive characterization of the electrical properties of polysilicon.\",\"PeriodicalId\":13092,\"journal\":{\"name\":\"IEEE Transactions on Electron Devices\",\"volume\":\"72 3\",\"pages\":\"1184-1190\"},\"PeriodicalIF\":2.9000,\"publicationDate\":\"2025-01-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10857810\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Transactions on Electron Devices\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10857810/\",\"RegionNum\":2,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q2\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Electron Devices","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10857810/","RegionNum":2,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
摘要
多晶硅中的电流传输是一个复杂的过程,需要考虑很多因素。多晶硅的非均质性及其不同形状和尺寸的晶粒就是考虑因素之一。我们开发了一种方法,利用基于 Voronoi 的电阻网络将晶粒尺寸分布纳入二维扩展,从而增强了现有的电阻率模型。我们从生长模拟(700、800 和 900 K)和实验分析中获得了晶粒尺寸分布。应用我们的方法,我们研究了不同平均晶粒尺寸(2 nm- $3~\mu $ m)情况下晶粒尺寸变化产生的影响。例如,与传统的一维建模相比,平均晶粒尺寸为 175 nm 的多晶硅的电阻率从 11 k $Omega \cdot $ cm 下降到 4.5 k $Omega \cdot $ cm。我们的研究强调了晶粒尺寸变化对电阻率的强烈影响,揭示了更宽的分布会导致电阻率显著降低,降幅可达 50%以上。由于晶粒尺寸分布中存在较大的晶粒,电流传输遇到的晶粒边界较少,而平均晶粒尺寸保持不变,因此电流传输路径上的障碍较少。将晶粒结构纳入电阻率建模有助于更详细、更全面地描述多晶硅的电气特性。
A Detailed Examination of Polysilicon Resistivity Incorporating the Grain Size Distribution
Current transport in polysilicon is a complicated process with many factors to consider. The inhomogeneous nature of polysilicon with its differently shaped and sized grains is one such consideration. We have developed a method that enhances existing resistivity models with a 2-D extension that incorporates the grain size distribution using a Voronoi-based resistor network. We obtain grain size distributions both from our growth simulations (700, 800, and 900 K) and experimental analysis. Applying our method, we investigate the effect that variation in grain size produces with cases of different average grain sizes (2 nm–$3~\mu $ m). For example, the resistivity of polysilicon with an average grain size of 175 nm drops from 11 to 4.5 k$\Omega \cdot $ cm when compared with conventional 1-D modeling. Our study highlights the strong effect of grain size variation on resistivity, revealing that wider distributions result in significant resistivity reductions of up to more than 50%. Due to larger grains present with a grain size distribution, current transport encounters fewer grain boundaries while the average grain size remains the same resulting in fewer barriers along the current transport path. Incorporating the grain structure into the resistivity modeling facilitates a more detailed and comprehensive characterization of the electrical properties of polysilicon.
期刊介绍:
IEEE Transactions on Electron Devices publishes original and significant contributions relating to the theory, modeling, design, performance and reliability of electron and ion integrated circuit devices and interconnects, involving insulators, metals, organic materials, micro-plasmas, semiconductors, quantum-effect structures, vacuum devices, and emerging materials with applications in bioelectronics, biomedical electronics, computation, communications, displays, microelectromechanics, imaging, micro-actuators, nanoelectronics, optoelectronics, photovoltaics, power ICs and micro-sensors. Tutorial and review papers on these subjects are also published and occasional special issues appear to present a collection of papers which treat particular areas in more depth and breadth.