三门动态闪存(3G_DFM)设计对长空穴保持时间和鲁棒干扰屏蔽的影响

Koji Sakui, Yisuo Li, Masakazu Kakumu, Kenichi Kanazawa, Iwao Kunishima, Yoshihisa Iwata, Nozomu Harada
{"title":"三门动态闪存(3G_DFM)设计对长空穴保持时间和鲁棒干扰屏蔽的影响","authors":"Koji Sakui,&nbsp;Yisuo Li,&nbsp;Masakazu Kakumu,&nbsp;Kenichi Kanazawa,&nbsp;Iwao Kunishima,&nbsp;Yoshihisa Iwata,&nbsp;Nozomu Harada","doi":"10.1016/j.memori.2023.100054","DOIUrl":null,"url":null,"abstract":"<div><p>TCAD simulation using Silvaco software has shown that the 3G_DFM, which has <em>SG1</em> (Select Gate 1), <em>PL</em> (Plate Line Gate), and <em>SG2</em> (Select Gate 2) between <em>SL</em> (Source Line) and <em>BL</em> (Bit Line), has a long retention time of 100ms at 85 °C, and a robust disturbance shield which is a thousand times <em>BL</em> stress. The two select gates <em>SG1</em> and <em>SG2</em> protect the recombination of holes in the <em>FB</em> (Floating Body) at the <em>SL</em> and <em>BL</em> pn-junctions, and shield the <em>BL</em> stress arising during other page operations, which leads to the <em>GIDL (Gate Induced Drain Leakage)</em> current.</p></div>","PeriodicalId":100915,"journal":{"name":"Memories - Materials, Devices, Circuits and Systems","volume":"4 ","pages":"Article 100054"},"PeriodicalIF":0.0000,"publicationDate":"2023-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design impact on three gate Dynamic Flash Memory (3G_DFM) for long hole retention time and robust disturbance shield\",\"authors\":\"Koji Sakui,&nbsp;Yisuo Li,&nbsp;Masakazu Kakumu,&nbsp;Kenichi Kanazawa,&nbsp;Iwao Kunishima,&nbsp;Yoshihisa Iwata,&nbsp;Nozomu Harada\",\"doi\":\"10.1016/j.memori.2023.100054\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<div><p>TCAD simulation using Silvaco software has shown that the 3G_DFM, which has <em>SG1</em> (Select Gate 1), <em>PL</em> (Plate Line Gate), and <em>SG2</em> (Select Gate 2) between <em>SL</em> (Source Line) and <em>BL</em> (Bit Line), has a long retention time of 100ms at 85 °C, and a robust disturbance shield which is a thousand times <em>BL</em> stress. The two select gates <em>SG1</em> and <em>SG2</em> protect the recombination of holes in the <em>FB</em> (Floating Body) at the <em>SL</em> and <em>BL</em> pn-junctions, and shield the <em>BL</em> stress arising during other page operations, which leads to the <em>GIDL (Gate Induced Drain Leakage)</em> current.</p></div>\",\"PeriodicalId\":100915,\"journal\":{\"name\":\"Memories - Materials, Devices, Circuits and Systems\",\"volume\":\"4 \",\"pages\":\"Article 100054\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Memories - Materials, Devices, Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://www.sciencedirect.com/science/article/pii/S2773064623000312\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Memories - Materials, Devices, Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S2773064623000312","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

使用Silvaco软件进行的TCAD模拟表明,在SL(源线)和BL(位线)之间具有SG1(选择门1)、PL(板线门)和SG2(选择门2)的3G_DFM在85°C下具有100ms的长保持时间,并且具有高达BL应力千倍的强大干扰屏蔽。两个选择栅极SG1和SG2保护SL和BL pn结处FB(浮体)中的空穴的复合,并屏蔽在其他页面操作期间产生的BL应力,这导致GIDL(栅极感应漏极泄漏)电流。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design impact on three gate Dynamic Flash Memory (3G_DFM) for long hole retention time and robust disturbance shield

TCAD simulation using Silvaco software has shown that the 3G_DFM, which has SG1 (Select Gate 1), PL (Plate Line Gate), and SG2 (Select Gate 2) between SL (Source Line) and BL (Bit Line), has a long retention time of 100ms at 85 °C, and a robust disturbance shield which is a thousand times BL stress. The two select gates SG1 and SG2 protect the recombination of holes in the FB (Floating Body) at the SL and BL pn-junctions, and shield the BL stress arising during other page operations, which leads to the GIDL (Gate Induced Drain Leakage) current.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Development of an analog topology for a multi-layer neuronal network A graphene-based toxic detection approach Optimization of deep learning algorithms for large digital data processing using evolutionary neural networks The application of organic materials used in IC advanced packaging:A review Design and evaluation of clock-gating-based approximate multiplier for error-tolerant applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1