STM-64的再生段开销处理芯片组

Seog-Hoon Lee, Jong-ho Kim, Donghoon Kim
{"title":"STM-64的再生段开销处理芯片组","authors":"Seog-Hoon Lee, Jong-ho Kim, Donghoon Kim","doi":"10.1109/APCAS.1996.569250","DOIUrl":null,"url":null,"abstract":"A chip set has been designed for the 10 Gb/s SDH-based optical transmission system and developed using GaAs gate array technology. The features supported by the chip set include 8:1 multiplexing and demultiplexing, frame alignment word insertion and detection, 32-bit parallel scrambling and descrambling, and B1 byte insertion and error detection. This paper describes the architecture, implementation, and experimental results of the chip set, and parallel circuit design technologies suitable for the very high-speed SDH-based optical transmission system.","PeriodicalId":20507,"journal":{"name":"Proceedings of APCCAS'96 - Asia Pacific Conference on Circuits and Systems","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"1996-11-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A regenerator section overhead processing chip set for STM-64\",\"authors\":\"Seog-Hoon Lee, Jong-ho Kim, Donghoon Kim\",\"doi\":\"10.1109/APCAS.1996.569250\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A chip set has been designed for the 10 Gb/s SDH-based optical transmission system and developed using GaAs gate array technology. The features supported by the chip set include 8:1 multiplexing and demultiplexing, frame alignment word insertion and detection, 32-bit parallel scrambling and descrambling, and B1 byte insertion and error detection. This paper describes the architecture, implementation, and experimental results of the chip set, and parallel circuit design technologies suitable for the very high-speed SDH-based optical transmission system.\",\"PeriodicalId\":20507,\"journal\":{\"name\":\"Proceedings of APCCAS'96 - Asia Pacific Conference on Circuits and Systems\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1996-11-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of APCCAS'96 - Asia Pacific Conference on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APCAS.1996.569250\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of APCCAS'96 - Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCAS.1996.569250","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

采用GaAs门阵列技术,设计了10gb /s sdh光传输系统的芯片组。芯片组支持的特性包括:8:1复用与解复用、帧对齐字插入与检测、32位并行置乱与解扰、B1字节插入与错误检测。本文介绍了该芯片组的结构、实现和实验结果,以及适用于超高速sdh光传输系统的并行电路设计技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A regenerator section overhead processing chip set for STM-64
A chip set has been designed for the 10 Gb/s SDH-based optical transmission system and developed using GaAs gate array technology. The features supported by the chip set include 8:1 multiplexing and demultiplexing, frame alignment word insertion and detection, 32-bit parallel scrambling and descrambling, and B1 byte insertion and error detection. This paper describes the architecture, implementation, and experimental results of the chip set, and parallel circuit design technologies suitable for the very high-speed SDH-based optical transmission system.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Delay analysis of coupled transmission lines Fast iterative image restoration algorithms The roundoff noise analysis for block digital filters realized in cascade form A regenerator section overhead processing chip set for STM-64 Recent trends in image restoration and enhancement techniques
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1