Cu板上银烧结层直接芯片键合SiC和Si功率器件结构热循环试验中的翘曲和热应力

Masaki Kanemoto, M. Aoki, A. Mochizuki, Y. Murakami, M. Tsunoda, N. Nakano
{"title":"Cu板上银烧结层直接芯片键合SiC和Si功率器件结构热循环试验中的翘曲和热应力","authors":"Masaki Kanemoto, M. Aoki, A. Mochizuki, Y. Murakami, M. Tsunoda, N. Nakano","doi":"10.1109/ECTC.2018.00049","DOIUrl":null,"url":null,"abstract":"This work clarifies the warpage and thermal stress under thermal cycling test (TCT) by 3D multi-physics solver for SiC and Si power device chip systems using direct Ag sintering chip-attachment on Cu plate. We compare the simulated warpages to the warpage results measured at room temperature for SiC/Si test structures. Measured warpages were in good agreement with our simulation values, and the simulation accuracy at Cu thickness of 1 mm was within 10 percentages for SiC structure. It was also found that the warpage in SiC structure is considerably larger than that in Si structure due to larger Young's modulus of SiC. Our simulations also showed that the warpage and displacement difference become smaller, and the thermal stress becomes stronger as the Cu plate thickness increases for both SiC/Si structures. The simulated maximum stress values under TCT decrease as Ta increases and approaches the stress free temperature. It was found that thermal stress values do not vary linearly with Ta. This nonlinearity is thought to be caused by the temperature dependence of Young's modulus of Ag sintered layer. We also clarified that the maximum stress point in the whole system is at the corner of Ag sintered bonding layer at low temperatures, and shifts to the chip center for both SiC/Si structures as Ta increases.","PeriodicalId":6555,"journal":{"name":"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)","volume":"68 1","pages":"273-278"},"PeriodicalIF":0.0000,"publicationDate":"2018-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Warpage and Thermal Stress under Thermal Cycling Test in SiC and Si Power Device Structures Using Direct Chip-Bonding with Ag Sintered Layer on Cu Plate\",\"authors\":\"Masaki Kanemoto, M. Aoki, A. Mochizuki, Y. Murakami, M. Tsunoda, N. Nakano\",\"doi\":\"10.1109/ECTC.2018.00049\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work clarifies the warpage and thermal stress under thermal cycling test (TCT) by 3D multi-physics solver for SiC and Si power device chip systems using direct Ag sintering chip-attachment on Cu plate. We compare the simulated warpages to the warpage results measured at room temperature for SiC/Si test structures. Measured warpages were in good agreement with our simulation values, and the simulation accuracy at Cu thickness of 1 mm was within 10 percentages for SiC structure. It was also found that the warpage in SiC structure is considerably larger than that in Si structure due to larger Young's modulus of SiC. Our simulations also showed that the warpage and displacement difference become smaller, and the thermal stress becomes stronger as the Cu plate thickness increases for both SiC/Si structures. The simulated maximum stress values under TCT decrease as Ta increases and approaches the stress free temperature. It was found that thermal stress values do not vary linearly with Ta. This nonlinearity is thought to be caused by the temperature dependence of Young's modulus of Ag sintered layer. We also clarified that the maximum stress point in the whole system is at the corner of Ag sintered bonding layer at low temperatures, and shifts to the chip center for both SiC/Si structures as Ta increases.\",\"PeriodicalId\":6555,\"journal\":{\"name\":\"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)\",\"volume\":\"68 1\",\"pages\":\"273-278\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-08-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2018.00049\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2018.00049","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文利用三维多物理场求解器对Cu板上直接Ag烧结芯片的SiC和Si功率器件芯片系统在热循环测试(TCT)下的翘曲和热应力进行了澄清。我们将模拟的翘曲与SiC/Si测试结构在室温下测量的翘曲结果进行了比较。实测翘曲量与模拟值吻合良好,在Cu厚度为1 mm时,SiC结构的模拟精度在10%以内。由于SiC的杨氏模量较大,因此SiC结构中的翘曲量比Si结构中的翘曲量大得多。模拟结果还表明,随着Cu板厚度的增加,SiC/Si结构的翘曲和位移差变小,热应力变强。TCT模拟的最大应力值随着Ta的增大而减小,并逐渐接近无应力温度。热应力值不随Ta的变化呈线性变化。这种非线性被认为是由银烧结层的杨氏模量对温度的依赖引起的。在低温下,整个系统的最大应力点位于Ag烧结键合层的角落,随着Ta的增加,SiC/Si结构的最大应力点都移向芯片中心。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Warpage and Thermal Stress under Thermal Cycling Test in SiC and Si Power Device Structures Using Direct Chip-Bonding with Ag Sintered Layer on Cu Plate
This work clarifies the warpage and thermal stress under thermal cycling test (TCT) by 3D multi-physics solver for SiC and Si power device chip systems using direct Ag sintering chip-attachment on Cu plate. We compare the simulated warpages to the warpage results measured at room temperature for SiC/Si test structures. Measured warpages were in good agreement with our simulation values, and the simulation accuracy at Cu thickness of 1 mm was within 10 percentages for SiC structure. It was also found that the warpage in SiC structure is considerably larger than that in Si structure due to larger Young's modulus of SiC. Our simulations also showed that the warpage and displacement difference become smaller, and the thermal stress becomes stronger as the Cu plate thickness increases for both SiC/Si structures. The simulated maximum stress values under TCT decrease as Ta increases and approaches the stress free temperature. It was found that thermal stress values do not vary linearly with Ta. This nonlinearity is thought to be caused by the temperature dependence of Young's modulus of Ag sintered layer. We also clarified that the maximum stress point in the whole system is at the corner of Ag sintered bonding layer at low temperatures, and shifts to the chip center for both SiC/Si structures as Ta increases.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Development of Novel Fine Line 2.1 D Package with Organic Interposer Using Advanced Substrate-Based Process A Novel Finite Element Technique for Moisture Diffusion Modeling Using ANSYS Mechanical Modelling of High Power Lateral IGBT for LED Driver Applications Physical Aging of Epoxy Molding Compound and Its Influences on the Warpage of Reconstituted Wafer Controlling Die Warpage by Applying Under Bump Metallurgy for Fan-Out Package Process Applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1