{"title":"1:10相控解复用电路","authors":"S. Poriazis","doi":"10.1109/ICECS.2004.1399728","DOIUrl":null,"url":null,"abstract":"The behavior of the 1:10 phased demultiplexer (PDMUX10) circuit is analyzed. The circuit demultiplexes the input clock signal into ten phased output signals by streaming sets of twenty clock phases. A phase difference equal to the half period of the clock is maintained between consecutive output transitions. The VHDL description of the PDMUX10 cell is given and the simulation and synthesis results are generated. A 2-level tree-like structure is built by applying the phased outputs of the PDMUX10 cell into the corresponding clock inputs of ten cell replicas that extend the circuit behavior. An EXOR10 gate is attached to the PDMUX10 cell output ports and aggregates all the phases that the phased clock signals are carrying while preserving their phase associations.","PeriodicalId":38467,"journal":{"name":"Giornale di Storia Costituzionale","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2004-12-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"The 1:10 phased demultiplexer circuit\",\"authors\":\"S. Poriazis\",\"doi\":\"10.1109/ICECS.2004.1399728\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The behavior of the 1:10 phased demultiplexer (PDMUX10) circuit is analyzed. The circuit demultiplexes the input clock signal into ten phased output signals by streaming sets of twenty clock phases. A phase difference equal to the half period of the clock is maintained between consecutive output transitions. The VHDL description of the PDMUX10 cell is given and the simulation and synthesis results are generated. A 2-level tree-like structure is built by applying the phased outputs of the PDMUX10 cell into the corresponding clock inputs of ten cell replicas that extend the circuit behavior. An EXOR10 gate is attached to the PDMUX10 cell output ports and aggregates all the phases that the phased clock signals are carrying while preserving their phase associations.\",\"PeriodicalId\":38467,\"journal\":{\"name\":\"Giornale di Storia Costituzionale\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Giornale di Storia Costituzionale\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2004.1399728\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"Arts and Humanities\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Giornale di Storia Costituzionale","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2004.1399728","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Arts and Humanities","Score":null,"Total":0}
The behavior of the 1:10 phased demultiplexer (PDMUX10) circuit is analyzed. The circuit demultiplexes the input clock signal into ten phased output signals by streaming sets of twenty clock phases. A phase difference equal to the half period of the clock is maintained between consecutive output transitions. The VHDL description of the PDMUX10 cell is given and the simulation and synthesis results are generated. A 2-level tree-like structure is built by applying the phased outputs of the PDMUX10 cell into the corresponding clock inputs of ten cell replicas that extend the circuit behavior. An EXOR10 gate is attached to the PDMUX10 cell output ports and aggregates all the phases that the phased clock signals are carrying while preserving their phase associations.