基于粗粒度可重构阵列的管道寄存器结构研究与设计

Yiran Du, Wei Li, Z. Dai, Longmei Nan
{"title":"基于粗粒度可重构阵列的管道寄存器结构研究与设计","authors":"Yiran Du, Wei Li, Z. Dai, Longmei Nan","doi":"10.1109/IAEAC.2018.8577485","DOIUrl":null,"url":null,"abstract":"It is difficult to implement efficient and flexible algorithm mapping because the structure of the pipeline register based on the coarse-grained reconfigurable array is fixed. This paper analyzes the algorithm data flow diagram with a loop structure, and proposes a configurable pipeline register structure. By designing an output configuration selection circuit, a smaller hardware resource is consumed for a greater flexibility. Experimental results show that the configurable coarse-grained reconfigurable array pipeline register structure proposed in this paper can achieve the algorithm mapping performance no less than the fixed pipeline register in the three pipeline modes. Even with a greater difference between the critical path delay of each PE, the proposed structure will performance better.","PeriodicalId":6573,"journal":{"name":"2018 IEEE 3rd Advanced Information Technology, Electronic and Automation Control Conference (IAEAC)","volume":"55 51 1","pages":"364-367"},"PeriodicalIF":0.0000,"publicationDate":"2018-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Research and Design of Pipeline Register Structure Based on Coarse-grained Reconfigurable Array\",\"authors\":\"Yiran Du, Wei Li, Z. Dai, Longmei Nan\",\"doi\":\"10.1109/IAEAC.2018.8577485\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"It is difficult to implement efficient and flexible algorithm mapping because the structure of the pipeline register based on the coarse-grained reconfigurable array is fixed. This paper analyzes the algorithm data flow diagram with a loop structure, and proposes a configurable pipeline register structure. By designing an output configuration selection circuit, a smaller hardware resource is consumed for a greater flexibility. Experimental results show that the configurable coarse-grained reconfigurable array pipeline register structure proposed in this paper can achieve the algorithm mapping performance no less than the fixed pipeline register in the three pipeline modes. Even with a greater difference between the critical path delay of each PE, the proposed structure will performance better.\",\"PeriodicalId\":6573,\"journal\":{\"name\":\"2018 IEEE 3rd Advanced Information Technology, Electronic and Automation Control Conference (IAEAC)\",\"volume\":\"55 51 1\",\"pages\":\"364-367\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 3rd Advanced Information Technology, Electronic and Automation Control Conference (IAEAC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IAEAC.2018.8577485\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 3rd Advanced Information Technology, Electronic and Automation Control Conference (IAEAC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IAEAC.2018.8577485","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

由于基于粗粒度可重构数组的流水线寄存器结构固定,难以实现高效灵活的算法映射。分析了采用循环结构的算法数据流程图,提出了一种可配置的流水线寄存器结构。通过设计输出配置选择电路,消耗更小的硬件资源,获得更大的灵活性。实验结果表明,本文提出的可配置粗粒度可重构阵列管道寄存器结构在三种管道模式下均能达到不低于固定管道寄存器的算法映射性能。即使每个PE的关键路径延迟差异较大,所提出的结构也会有更好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Research and Design of Pipeline Register Structure Based on Coarse-grained Reconfigurable Array
It is difficult to implement efficient and flexible algorithm mapping because the structure of the pipeline register based on the coarse-grained reconfigurable array is fixed. This paper analyzes the algorithm data flow diagram with a loop structure, and proposes a configurable pipeline register structure. By designing an output configuration selection circuit, a smaller hardware resource is consumed for a greater flexibility. Experimental results show that the configurable coarse-grained reconfigurable array pipeline register structure proposed in this paper can achieve the algorithm mapping performance no less than the fixed pipeline register in the three pipeline modes. Even with a greater difference between the critical path delay of each PE, the proposed structure will performance better.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Intelligent module for recognizing emotions by voice Modeling of thermophysiological state of man Intelligent support system for agro-technological decisions for sowing fields Analysis of visual object tracking algorithms for real-time systems Choosing the best parameters for method of deformed stars in n-dimensional space
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1