{"title":"基于粗粒度可重构阵列的管道寄存器结构研究与设计","authors":"Yiran Du, Wei Li, Z. Dai, Longmei Nan","doi":"10.1109/IAEAC.2018.8577485","DOIUrl":null,"url":null,"abstract":"It is difficult to implement efficient and flexible algorithm mapping because the structure of the pipeline register based on the coarse-grained reconfigurable array is fixed. This paper analyzes the algorithm data flow diagram with a loop structure, and proposes a configurable pipeline register structure. By designing an output configuration selection circuit, a smaller hardware resource is consumed for a greater flexibility. Experimental results show that the configurable coarse-grained reconfigurable array pipeline register structure proposed in this paper can achieve the algorithm mapping performance no less than the fixed pipeline register in the three pipeline modes. Even with a greater difference between the critical path delay of each PE, the proposed structure will performance better.","PeriodicalId":6573,"journal":{"name":"2018 IEEE 3rd Advanced Information Technology, Electronic and Automation Control Conference (IAEAC)","volume":"55 51 1","pages":"364-367"},"PeriodicalIF":0.0000,"publicationDate":"2018-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Research and Design of Pipeline Register Structure Based on Coarse-grained Reconfigurable Array\",\"authors\":\"Yiran Du, Wei Li, Z. Dai, Longmei Nan\",\"doi\":\"10.1109/IAEAC.2018.8577485\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"It is difficult to implement efficient and flexible algorithm mapping because the structure of the pipeline register based on the coarse-grained reconfigurable array is fixed. This paper analyzes the algorithm data flow diagram with a loop structure, and proposes a configurable pipeline register structure. By designing an output configuration selection circuit, a smaller hardware resource is consumed for a greater flexibility. Experimental results show that the configurable coarse-grained reconfigurable array pipeline register structure proposed in this paper can achieve the algorithm mapping performance no less than the fixed pipeline register in the three pipeline modes. Even with a greater difference between the critical path delay of each PE, the proposed structure will performance better.\",\"PeriodicalId\":6573,\"journal\":{\"name\":\"2018 IEEE 3rd Advanced Information Technology, Electronic and Automation Control Conference (IAEAC)\",\"volume\":\"55 51 1\",\"pages\":\"364-367\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 3rd Advanced Information Technology, Electronic and Automation Control Conference (IAEAC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IAEAC.2018.8577485\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 3rd Advanced Information Technology, Electronic and Automation Control Conference (IAEAC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IAEAC.2018.8577485","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Research and Design of Pipeline Register Structure Based on Coarse-grained Reconfigurable Array
It is difficult to implement efficient and flexible algorithm mapping because the structure of the pipeline register based on the coarse-grained reconfigurable array is fixed. This paper analyzes the algorithm data flow diagram with a loop structure, and proposes a configurable pipeline register structure. By designing an output configuration selection circuit, a smaller hardware resource is consumed for a greater flexibility. Experimental results show that the configurable coarse-grained reconfigurable array pipeline register structure proposed in this paper can achieve the algorithm mapping performance no less than the fixed pipeline register in the three pipeline modes. Even with a greater difference between the critical path delay of each PE, the proposed structure will performance better.