{"title":"实现功率高效动态比较器在180纳米工艺技术的高速应用","authors":"T. Sharma","doi":"10.1109/ICSES52305.2021.9633896","DOIUrl":null,"url":null,"abstract":"This paper divulges an advanced dynamic model of comparator that contributes towards fast-rate of comparison, better slew-rate and lesser amount of power consumption. The preamplifier referred dynamic technique in comparators is extensively utilized in analogue to digital converters (ADCs). It provides positive feedback technique to rejuvenate the signal from analogue to full sway digital. When the output of preamplifier phase approaches to power supply, the added power is consumed by the overall circuit. In the proposed implementation of comparator model, the voltage swaying of preamplifier phase is restricted to one-half of the power supply. The new technique gives rise to lesser power and has high slew-rate. This paper depicts the comparison between separate dynamic comparator models. The simulation result is carried out using Pyxis tool (Mentor Graphics) in 180nm technology.","PeriodicalId":6777,"journal":{"name":"2021 International Conference on Innovative Computing, Intelligent Communication and Smart Electrical Systems (ICSES)","volume":"22 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Implementation of Power Efficient Dynamic Comparator at 180 nm Process Technology for high-speed applications\",\"authors\":\"T. Sharma\",\"doi\":\"10.1109/ICSES52305.2021.9633896\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper divulges an advanced dynamic model of comparator that contributes towards fast-rate of comparison, better slew-rate and lesser amount of power consumption. The preamplifier referred dynamic technique in comparators is extensively utilized in analogue to digital converters (ADCs). It provides positive feedback technique to rejuvenate the signal from analogue to full sway digital. When the output of preamplifier phase approaches to power supply, the added power is consumed by the overall circuit. In the proposed implementation of comparator model, the voltage swaying of preamplifier phase is restricted to one-half of the power supply. The new technique gives rise to lesser power and has high slew-rate. This paper depicts the comparison between separate dynamic comparator models. The simulation result is carried out using Pyxis tool (Mentor Graphics) in 180nm technology.\",\"PeriodicalId\":6777,\"journal\":{\"name\":\"2021 International Conference on Innovative Computing, Intelligent Communication and Smart Electrical Systems (ICSES)\",\"volume\":\"22 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-09-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 International Conference on Innovative Computing, Intelligent Communication and Smart Electrical Systems (ICSES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSES52305.2021.9633896\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Innovative Computing, Intelligent Communication and Smart Electrical Systems (ICSES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSES52305.2021.9633896","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Implementation of Power Efficient Dynamic Comparator at 180 nm Process Technology for high-speed applications
This paper divulges an advanced dynamic model of comparator that contributes towards fast-rate of comparison, better slew-rate and lesser amount of power consumption. The preamplifier referred dynamic technique in comparators is extensively utilized in analogue to digital converters (ADCs). It provides positive feedback technique to rejuvenate the signal from analogue to full sway digital. When the output of preamplifier phase approaches to power supply, the added power is consumed by the overall circuit. In the proposed implementation of comparator model, the voltage swaying of preamplifier phase is restricted to one-half of the power supply. The new technique gives rise to lesser power and has high slew-rate. This paper depicts the comparison between separate dynamic comparator models. The simulation result is carried out using Pyxis tool (Mentor Graphics) in 180nm technology.