F. V. van Vliet, E. Klumperink, Michiel C. M. Soer, S. K. Garakoui, A. de Boer, A. P. de Hek, W. Heij, B. Nauta
{"title":"硅相控阵接收机集成电路的研究进展","authors":"F. V. van Vliet, E. Klumperink, Michiel C. M. Soer, S. K. Garakoui, A. de Boer, A. P. de Hek, W. Heij, B. Nauta","doi":"10.1109/MWSYM.2012.6259603","DOIUrl":null,"url":null,"abstract":"Phased-Arrays are increasingly used, and require Silicon implementations to result in affordable multi-beam systems. In this paper, CMOS implementations of two novel analogue beamforming multi-channel receivers will be presented. A narrow-band highly linear system exploiting switches and capacitors in advanced CMOS is presented, implementing a fully passive switched capacitor vector modulator exploiting a zero-IF I/Q mixer: This technique is not applicable to very wideband phased-array receivers. These systems require true-time delay beamforming, which is implemented in the second CMOS implementation. An innovative gm-RC implementation of a true-time delay cell is exploited in a four-channel beamforming receiver with more than 1.5 GHz bandwidth, in a standard 0.13 um CMOS process. Professional phased-arrays can often not live with the dynamic range limitations imposed by these implementations. To that end a SiGe implementation of an integrated receiver was realized targeting a digital beamforming phased-array. Dynamic range and flexibility of use were the main driving factors. Alltogether, these results show large progress with respect to the feasibility of Silicon-based phased-array front-end implementation for commercial as well as professional phased-arrays.","PeriodicalId":6385,"journal":{"name":"2012 IEEE/MTT-S International Microwave Symposium Digest","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2012-06-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Advance in silicon phased-array receiver IC's\",\"authors\":\"F. V. van Vliet, E. Klumperink, Michiel C. M. Soer, S. K. Garakoui, A. de Boer, A. P. de Hek, W. Heij, B. Nauta\",\"doi\":\"10.1109/MWSYM.2012.6259603\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Phased-Arrays are increasingly used, and require Silicon implementations to result in affordable multi-beam systems. In this paper, CMOS implementations of two novel analogue beamforming multi-channel receivers will be presented. A narrow-band highly linear system exploiting switches and capacitors in advanced CMOS is presented, implementing a fully passive switched capacitor vector modulator exploiting a zero-IF I/Q mixer: This technique is not applicable to very wideband phased-array receivers. These systems require true-time delay beamforming, which is implemented in the second CMOS implementation. An innovative gm-RC implementation of a true-time delay cell is exploited in a four-channel beamforming receiver with more than 1.5 GHz bandwidth, in a standard 0.13 um CMOS process. Professional phased-arrays can often not live with the dynamic range limitations imposed by these implementations. To that end a SiGe implementation of an integrated receiver was realized targeting a digital beamforming phased-array. Dynamic range and flexibility of use were the main driving factors. Alltogether, these results show large progress with respect to the feasibility of Silicon-based phased-array front-end implementation for commercial as well as professional phased-arrays.\",\"PeriodicalId\":6385,\"journal\":{\"name\":\"2012 IEEE/MTT-S International Microwave Symposium Digest\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-06-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE/MTT-S International Microwave Symposium Digest\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSYM.2012.6259603\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE/MTT-S International Microwave Symposium Digest","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSYM.2012.6259603","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
相控阵越来越多地使用,并且需要硅实现来实现经济实惠的多波束系统。本文将介绍两种新型模拟波束形成多通道接收机的CMOS实现。提出了一种利用先进CMOS开关和电容的窄带高线性系统,实现了一种利用零中频I/Q混频器的全无源开关电容矢量调制器。这种技术不适用于宽带相控阵接收机。这些系统需要实时延迟波束形成,这在第二个CMOS实现中实现。在标准的0.13 um CMOS工艺中,在带宽超过1.5 GHz的四通道波束成形接收器中开发了一种创新的gm-RC实时延迟单元实现。专业相控阵通常无法适应这些实现所带来的动态范围限制。为此,实现了一种针对数字波束形成相控阵的集成接收机的SiGe实现。动态范围和使用灵活性是主要驱动因素。总之,这些结果显示了硅基相控阵前端在商业和专业相控阵应用方面的可行性。
Phased-Arrays are increasingly used, and require Silicon implementations to result in affordable multi-beam systems. In this paper, CMOS implementations of two novel analogue beamforming multi-channel receivers will be presented. A narrow-band highly linear system exploiting switches and capacitors in advanced CMOS is presented, implementing a fully passive switched capacitor vector modulator exploiting a zero-IF I/Q mixer: This technique is not applicable to very wideband phased-array receivers. These systems require true-time delay beamforming, which is implemented in the second CMOS implementation. An innovative gm-RC implementation of a true-time delay cell is exploited in a four-channel beamforming receiver with more than 1.5 GHz bandwidth, in a standard 0.13 um CMOS process. Professional phased-arrays can often not live with the dynamic range limitations imposed by these implementations. To that end a SiGe implementation of an integrated receiver was realized targeting a digital beamforming phased-array. Dynamic range and flexibility of use were the main driving factors. Alltogether, these results show large progress with respect to the feasibility of Silicon-based phased-array front-end implementation for commercial as well as professional phased-arrays.