Q3 Arts and Humanities Giornale di Storia Costituzionale Pub Date : 2004-12-13 DOI:10.1109/ICECS.2004.1399729
I. Yarom, Gabi Glasser
{"title":"SystemC opportunities in chip design flow","authors":"I. Yarom, Gabi Glasser","doi":"10.1109/ICECS.2004.1399729","DOIUrl":null,"url":null,"abstract":"Moore's law predicts that the number of transistors in a system will double every 18 months. However, in order to take advantage of the chip technology progress, the same progress needs to be made in the chip design process. The paper focuses on the benefit of SystemC technology in order to close this gap. We present research done in the Intel Development Center (IDC) with Tel-Aviv University (TAU) and Jerusalem College of Technology (JCT). The research explores different usages of SystemC in design and verification flow, which includes soft system verification (early in the design flows), architecture tradeoffs and a flow of SystemC to gate-level flow.","PeriodicalId":38467,"journal":{"name":"Giornale di Storia Costituzionale","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2004-12-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Giornale di Storia Costituzionale","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2004.1399729","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Arts and Humanities","Score":null,"Total":0}
引用次数: 8

摘要

摩尔定律预测,系统中的晶体管数量每18个月就会翻一番。然而,为了利用芯片技术的进步,需要在芯片设计过程中取得同样的进步。本文着重介绍了SystemC技术的优势,以弥补这一差距。我们介绍了英特尔开发中心(IDC)与特拉维夫大学(TAU)和耶路撒冷理工学院(JCT)共同完成的研究。该研究探索了SystemC在设计和验证流程中的不同用法,包括软系统验证(在设计流程的早期)、架构权衡和SystemC到门级流程的流程。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
SystemC opportunities in chip design flow
Moore's law predicts that the number of transistors in a system will double every 18 months. However, in order to take advantage of the chip technology progress, the same progress needs to be made in the chip design process. The paper focuses on the benefit of SystemC technology in order to close this gap. We present research done in the Intel Development Center (IDC) with Tel-Aviv University (TAU) and Jerusalem College of Technology (JCT). The research explores different usages of SystemC in design and verification flow, which includes soft system verification (early in the design flows), architecture tradeoffs and a flow of SystemC to gate-level flow.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Giornale di Storia Costituzionale
Giornale di Storia Costituzionale Arts and Humanities-History
CiteScore
0.20
自引率
0.00%
发文量
0
期刊最新文献
PD diagnosis on medium voltage cables with oscillating voltage (OWTS) Spintronic logic circuit design for nanoscale computation A 0.8 V CMOS TSPC adiabatic DCVS logic circuit with the bootstrap technique for low-power VLSI Efficient Gabor expansion using non minimal dual Gabor windows 3D power grid modeling
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1