一种新型可逆门的顺序电路元件设计不同同步循环码计数器的有效方法

Shefali Mamataj, B. Das
{"title":"一种新型可逆门的顺序电路元件设计不同同步循环码计数器的有效方法","authors":"Shefali Mamataj, B. Das","doi":"10.1109/CICN.2014.217","DOIUrl":null,"url":null,"abstract":"Reversible logic is widely being considered as the probable logic design style for implementation in modern nanotechnology, optical computing and quantum computing with least impact on physical entropy as because of its less power dissipation as well as distinct output assignment for each distinct input. A reversible circuit maps each output vector into a unique input vector, and vice versa. This paper proposes a new reversible gate. This paper represents various classical operations of this proposed reversible gate. It also represents different sequential circuit elements of reversible gate and its application in designing different synchronous cyclic code counters. The proposed reversible gate is better for designing reversible counter compared to those gates reported in the literature in terms of garbage output, quantum cost and complexity of gates. These synchronous reversible counters give the initial threshold to construct the more complex structure having reversible sequential circuits as a primary component and which can implement more complex operations using quantum computers. Since the output of a sequential circuit depends not only on the present inputs but also on the past input conditions, the construction of sequential elements using reversible logic gates is quite complex than that of a combinational circuit. This paper proposes reversible D flip flop, JK flip flop, T flip flop and also represents two types of 4 bit synchronous cyclic code decade counter (SCCDC) and a 4 bit synchronous gray cyclic code counter (SGCCC) using proposed reversible T flip flop. A comparison between these designs in terms of garbage output, number of gates, constant input and total logical calculation also has been made.","PeriodicalId":6487,"journal":{"name":"2014 International Conference on Computational Intelligence and Communication Networks","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-11-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Efficient Designing Approach of Different Synchronous Cyclic Code Counters by Sequential Circuit Elements of a Novel Reversible Gate\",\"authors\":\"Shefali Mamataj, B. Das\",\"doi\":\"10.1109/CICN.2014.217\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Reversible logic is widely being considered as the probable logic design style for implementation in modern nanotechnology, optical computing and quantum computing with least impact on physical entropy as because of its less power dissipation as well as distinct output assignment for each distinct input. A reversible circuit maps each output vector into a unique input vector, and vice versa. This paper proposes a new reversible gate. This paper represents various classical operations of this proposed reversible gate. It also represents different sequential circuit elements of reversible gate and its application in designing different synchronous cyclic code counters. The proposed reversible gate is better for designing reversible counter compared to those gates reported in the literature in terms of garbage output, quantum cost and complexity of gates. These synchronous reversible counters give the initial threshold to construct the more complex structure having reversible sequential circuits as a primary component and which can implement more complex operations using quantum computers. Since the output of a sequential circuit depends not only on the present inputs but also on the past input conditions, the construction of sequential elements using reversible logic gates is quite complex than that of a combinational circuit. This paper proposes reversible D flip flop, JK flip flop, T flip flop and also represents two types of 4 bit synchronous cyclic code decade counter (SCCDC) and a 4 bit synchronous gray cyclic code counter (SGCCC) using proposed reversible T flip flop. A comparison between these designs in terms of garbage output, number of gates, constant input and total logical calculation also has been made.\",\"PeriodicalId\":6487,\"journal\":{\"name\":\"2014 International Conference on Computational Intelligence and Communication Networks\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Computational Intelligence and Communication Networks\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICN.2014.217\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Computational Intelligence and Communication Networks","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICN.2014.217","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

可逆逻辑被广泛认为是现代纳米技术、光学计算和量子计算中对物理熵影响最小的逻辑设计风格,因为它的功耗更小,并且每个不同的输入都有不同的输出分配。可逆电路将每个输出矢量映射为唯一的输入矢量,反之亦然。本文提出了一种新的可逆栅极。本文给出了该可逆门的各种经典运算。介绍了可逆门的不同顺序电路元件及其在不同同步循环码计数器设计中的应用。在垃圾输出、量子成本和门的复杂性方面,与文献中报道的可逆门相比,本文提出的可逆门更适合设计可逆计数器。这些同步可逆计数器为构建以可逆顺序电路为主要组件的更复杂结构提供了初始阈值,并且可以使用量子计算机实现更复杂的操作。由于顺序电路的输出不仅取决于当前的输入,而且取决于过去的输入条件,因此使用可逆逻辑门构建顺序元件要比组合电路复杂得多。本文提出了可逆D触发器、JK触发器、T触发器,并给出了两种使用可逆T触发器的4位同步循环码十进制计数器(SCCDC)和4位同步灰色循环码计数器(SGCCC)。从垃圾输出、门数、常数输入和总逻辑计算等方面对两种设计进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Efficient Designing Approach of Different Synchronous Cyclic Code Counters by Sequential Circuit Elements of a Novel Reversible Gate
Reversible logic is widely being considered as the probable logic design style for implementation in modern nanotechnology, optical computing and quantum computing with least impact on physical entropy as because of its less power dissipation as well as distinct output assignment for each distinct input. A reversible circuit maps each output vector into a unique input vector, and vice versa. This paper proposes a new reversible gate. This paper represents various classical operations of this proposed reversible gate. It also represents different sequential circuit elements of reversible gate and its application in designing different synchronous cyclic code counters. The proposed reversible gate is better for designing reversible counter compared to those gates reported in the literature in terms of garbage output, quantum cost and complexity of gates. These synchronous reversible counters give the initial threshold to construct the more complex structure having reversible sequential circuits as a primary component and which can implement more complex operations using quantum computers. Since the output of a sequential circuit depends not only on the present inputs but also on the past input conditions, the construction of sequential elements using reversible logic gates is quite complex than that of a combinational circuit. This paper proposes reversible D flip flop, JK flip flop, T flip flop and also represents two types of 4 bit synchronous cyclic code decade counter (SCCDC) and a 4 bit synchronous gray cyclic code counter (SGCCC) using proposed reversible T flip flop. A comparison between these designs in terms of garbage output, number of gates, constant input and total logical calculation also has been made.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Research on Flow Control of all Vanadium Flow Battery Energy Storage Based on Fuzzy Algorithm Synthetic Aperture Radar System Using Digital Chirp Signal Generator Based on the Piecewise Higher Order Polynomial Interpolation Technique Frequency-Domain Equalization for E-Band Transmission System A Mean-Semi-variance Portfolio Optimization Model with Full Transaction Costs Detailed Evaluation of DEM Interpolation Methods in GIS Using DGPS Data
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1