{"title":"利用Vedic数学在DS-SS中有效实现伪混沌序列。","authors":"Nilima Patle, R. Nawkhare","doi":"10.18535/IJSRE/V4I09.03","DOIUrl":null,"url":null,"abstract":"In the wireless communication system security and content privacy of user data is of prime importance. In military application to provided security to the message signal and to overcome the interference problem, we develop the use of pseudo-chaotic sequence (PCS) for spreading digital data in DS-SS (Direct Sequence Spread Spectrum). PCS belongs to the class of Non Linear Feedback Shift Register(NLFSR).The generation of PCS is done using multiplier. In order to reduce processing delay and to consume memory storage during sequence generation we adopted the concept of Vedic multiplier in this paper. The whole Vedic mathematics uses 16 sutras (formulas). Among the various method of multiplication Uardhava tiryakbhyam (vertically and crosswise) is discussed in details. It enables the parallel generation of partial products and eliminates unwanted multiplication steps. The modeled is proposed using VHDL and synthesis is done using Xilinx ISE 9.1 simulator.","PeriodicalId":14282,"journal":{"name":"International Journal of Scientific Research in Education","volume":"1 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2016-09-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An Efficient Implementation of Pseudo Chaotic Sequences (PCS) Using Vedic Mathematics in DS-SS.\",\"authors\":\"Nilima Patle, R. Nawkhare\",\"doi\":\"10.18535/IJSRE/V4I09.03\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the wireless communication system security and content privacy of user data is of prime importance. In military application to provided security to the message signal and to overcome the interference problem, we develop the use of pseudo-chaotic sequence (PCS) for spreading digital data in DS-SS (Direct Sequence Spread Spectrum). PCS belongs to the class of Non Linear Feedback Shift Register(NLFSR).The generation of PCS is done using multiplier. In order to reduce processing delay and to consume memory storage during sequence generation we adopted the concept of Vedic multiplier in this paper. The whole Vedic mathematics uses 16 sutras (formulas). Among the various method of multiplication Uardhava tiryakbhyam (vertically and crosswise) is discussed in details. It enables the parallel generation of partial products and eliminates unwanted multiplication steps. The modeled is proposed using VHDL and synthesis is done using Xilinx ISE 9.1 simulator.\",\"PeriodicalId\":14282,\"journal\":{\"name\":\"International Journal of Scientific Research in Education\",\"volume\":\"1 1\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-09-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Journal of Scientific Research in Education\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.18535/IJSRE/V4I09.03\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Scientific Research in Education","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.18535/IJSRE/V4I09.03","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
摘要
在无线通信系统中,用户数据的安全性和内容保密性至关重要。在军事应用中,为了保证信息信号的安全性和克服干扰问题,我们开发了在DS-SS(直接序列扩频)中使用伪混沌序列(PCS)来扩展数字数据。PCS属于非线性反馈移位寄存器(NLFSR)的一类。PCS的生成采用乘数法。为了减少序列生成过程中的处理延迟和占用内存,本文采用了吠陀乘法器的概念。整个吠陀数学使用16个经典(公式)。在各种乘法方法中,详细讨论了Uardhava tiryakbhyam(垂直和横向)。它可以并行生成部分乘积,并消除不必要的乘法步骤。采用VHDL进行建模,并用Xilinx ISE 9.1模拟器进行综合。
An Efficient Implementation of Pseudo Chaotic Sequences (PCS) Using Vedic Mathematics in DS-SS.
In the wireless communication system security and content privacy of user data is of prime importance. In military application to provided security to the message signal and to overcome the interference problem, we develop the use of pseudo-chaotic sequence (PCS) for spreading digital data in DS-SS (Direct Sequence Spread Spectrum). PCS belongs to the class of Non Linear Feedback Shift Register(NLFSR).The generation of PCS is done using multiplier. In order to reduce processing delay and to consume memory storage during sequence generation we adopted the concept of Vedic multiplier in this paper. The whole Vedic mathematics uses 16 sutras (formulas). Among the various method of multiplication Uardhava tiryakbhyam (vertically and crosswise) is discussed in details. It enables the parallel generation of partial products and eliminates unwanted multiplication steps. The modeled is proposed using VHDL and synthesis is done using Xilinx ISE 9.1 simulator.