{"title":"VLSI电路的多目标优化","authors":"Jitesh R. Shinde, S. Salankar","doi":"10.1109/CICN.2014.218","DOIUrl":null,"url":null,"abstract":"Area, Speed and power are the basic design constraints which affects the performance of VLSI circuits. The main hurdle in the VLSI implementation of digital circuits is that either the design can be area efficient or power efficient or speed efficient; but not all area-time-speed efficient simultaneously. Optimizing one parameter affects the other. In this paper, an optimal multi-objective approach for VLSI implementation of digital circuit has been suggested; wherein digital low pass symmetric finite impulse response (FIR) filter has been selected as case study. Simulation results with gscl 45 nm tech file on Synopsis Design Vision Tool and Xilinx tool shows that the proposed modification in existing direct form FIR filter structure has reduced area up to 96.52 %, power by 97.44 % and can also improve the circuit latency (or speed) considerably, compared to the existing direct form digital FIR filter structure, and also modified direct form FIR filter structure is efficient than transposed direct form FIR filter structure.","PeriodicalId":6487,"journal":{"name":"2014 International Conference on Computational Intelligence and Communication Networks","volume":"128 1","pages":"1037-1041"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Multi-objective Optimization for VLSI Circuits\",\"authors\":\"Jitesh R. Shinde, S. Salankar\",\"doi\":\"10.1109/CICN.2014.218\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Area, Speed and power are the basic design constraints which affects the performance of VLSI circuits. The main hurdle in the VLSI implementation of digital circuits is that either the design can be area efficient or power efficient or speed efficient; but not all area-time-speed efficient simultaneously. Optimizing one parameter affects the other. In this paper, an optimal multi-objective approach for VLSI implementation of digital circuit has been suggested; wherein digital low pass symmetric finite impulse response (FIR) filter has been selected as case study. Simulation results with gscl 45 nm tech file on Synopsis Design Vision Tool and Xilinx tool shows that the proposed modification in existing direct form FIR filter structure has reduced area up to 96.52 %, power by 97.44 % and can also improve the circuit latency (or speed) considerably, compared to the existing direct form digital FIR filter structure, and also modified direct form FIR filter structure is efficient than transposed direct form FIR filter structure.\",\"PeriodicalId\":6487,\"journal\":{\"name\":\"2014 International Conference on Computational Intelligence and Communication Networks\",\"volume\":\"128 1\",\"pages\":\"1037-1041\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-11-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Computational Intelligence and Communication Networks\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICN.2014.218\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Computational Intelligence and Communication Networks","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICN.2014.218","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Area, Speed and power are the basic design constraints which affects the performance of VLSI circuits. The main hurdle in the VLSI implementation of digital circuits is that either the design can be area efficient or power efficient or speed efficient; but not all area-time-speed efficient simultaneously. Optimizing one parameter affects the other. In this paper, an optimal multi-objective approach for VLSI implementation of digital circuit has been suggested; wherein digital low pass symmetric finite impulse response (FIR) filter has been selected as case study. Simulation results with gscl 45 nm tech file on Synopsis Design Vision Tool and Xilinx tool shows that the proposed modification in existing direct form FIR filter structure has reduced area up to 96.52 %, power by 97.44 % and can also improve the circuit latency (or speed) considerably, compared to the existing direct form digital FIR filter structure, and also modified direct form FIR filter structure is efficient than transposed direct form FIR filter structure.