一个简洁精确的栅极延迟EDA仿真模型

Zhipeng Yue, Zhuoquan Huang, Dihu Chen, Tao Su
{"title":"一个简洁精确的栅极延迟EDA仿真模型","authors":"Zhipeng Yue, Zhuoquan Huang, Dihu Chen, Tao Su","doi":"10.1109/CSTIC.2017.7919892","DOIUrl":null,"url":null,"abstract":"This paper considers the relationship between the static gate delay and the supply voltage of the digital integrated circuit. An empirical equation with physical implication is proposed for calculating the static gate delay. The expression of the gate delay is very simple. It contains only three constants. The calculation includes only one subtraction step, one division step and one addition step. Transistor level simulations are performed to verify the equation. The model matches the experiment results precisely. It is valid for various technologies, gate types, and operation temperatures. The equation can be applied in EDA tools to simulate the timing of the circuit under the PVT variation and the electromagnetic interference.","PeriodicalId":6846,"journal":{"name":"2017 China Semiconductor Technology International Conference (CSTIC)","volume":"1 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A concise and precise model of the gate delay for EDA simulation\",\"authors\":\"Zhipeng Yue, Zhuoquan Huang, Dihu Chen, Tao Su\",\"doi\":\"10.1109/CSTIC.2017.7919892\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper considers the relationship between the static gate delay and the supply voltage of the digital integrated circuit. An empirical equation with physical implication is proposed for calculating the static gate delay. The expression of the gate delay is very simple. It contains only three constants. The calculation includes only one subtraction step, one division step and one addition step. Transistor level simulations are performed to verify the equation. The model matches the experiment results precisely. It is valid for various technologies, gate types, and operation temperatures. The equation can be applied in EDA tools to simulate the timing of the circuit under the PVT variation and the electromagnetic interference.\",\"PeriodicalId\":6846,\"journal\":{\"name\":\"2017 China Semiconductor Technology International Conference (CSTIC)\",\"volume\":\"1 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 China Semiconductor Technology International Conference (CSTIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC.2017.7919892\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2017.7919892","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文研究了数字集成电路的静态门延迟与电源电压的关系。提出了一个具有物理意义的计算静态栅极延迟的经验方程。门延迟的表达式很简单。它只包含三个常量。计算只包括一个减法步骤、一个除法步骤和一个加法步骤。进行了晶体管级仿真以验证该方程。模型与实验结果吻合较好。它适用于各种技术、栅极类型和操作温度。该方程可以应用于EDA工具,模拟电路在PVT变化和电磁干扰下的时序。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A concise and precise model of the gate delay for EDA simulation
This paper considers the relationship between the static gate delay and the supply voltage of the digital integrated circuit. An empirical equation with physical implication is proposed for calculating the static gate delay. The expression of the gate delay is very simple. It contains only three constants. The calculation includes only one subtraction step, one division step and one addition step. Transistor level simulations are performed to verify the equation. The model matches the experiment results precisely. It is valid for various technologies, gate types, and operation temperatures. The equation can be applied in EDA tools to simulate the timing of the circuit under the PVT variation and the electromagnetic interference.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Wafer size MOS2 with few monolayer synthesized by H2S sulfurization A fast and low-cost TSV/TGV filling method Finger print sensor molding thickness none destructive measurement with Terahertz technology Research of SMO process to improve the imaging capability of lithography system for 28nm node and beyond The study on the moldability and reliability of epoxy molding compound
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1