{"title":"CMOS射频设计-低功耗尺寸","authors":"Qiuting Huang","doi":"10.1109/CICC.2000.852640","DOIUrl":null,"url":null,"abstract":"In many wireless applications power consumption of an RF-IC is more important than integration level due to battery life time considerations. This has been a weak point for CMOS, which has prevented its general acceptance for demanding applications such as cellular and paging. Growing attention is now being paid to low power design of CMOS RF ICs. This paper addresses issues such as technology requirement, transceiver architecture, circuit topologies as well as the extent of integration, in the context of power consumption.","PeriodicalId":20702,"journal":{"name":"Proceedings of the IEEE 2000 Custom Integrated Circuits Conference (Cat. No.00CH37044)","volume":"17 1","pages":"161-166"},"PeriodicalIF":0.0000,"publicationDate":"2000-05-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"CMOS RF design-the low power dimension\",\"authors\":\"Qiuting Huang\",\"doi\":\"10.1109/CICC.2000.852640\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In many wireless applications power consumption of an RF-IC is more important than integration level due to battery life time considerations. This has been a weak point for CMOS, which has prevented its general acceptance for demanding applications such as cellular and paging. Growing attention is now being paid to low power design of CMOS RF ICs. This paper addresses issues such as technology requirement, transceiver architecture, circuit topologies as well as the extent of integration, in the context of power consumption.\",\"PeriodicalId\":20702,\"journal\":{\"name\":\"Proceedings of the IEEE 2000 Custom Integrated Circuits Conference (Cat. No.00CH37044)\",\"volume\":\"17 1\",\"pages\":\"161-166\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-05-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE 2000 Custom Integrated Circuits Conference (Cat. No.00CH37044)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.2000.852640\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2000 Custom Integrated Circuits Conference (Cat. No.00CH37044)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2000.852640","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
In many wireless applications power consumption of an RF-IC is more important than integration level due to battery life time considerations. This has been a weak point for CMOS, which has prevented its general acceptance for demanding applications such as cellular and paging. Growing attention is now being paid to low power design of CMOS RF ICs. This paper addresses issues such as technology requirement, transceiver architecture, circuit topologies as well as the extent of integration, in the context of power consumption.